# J-402B/J-402BG 3/486 VL-BUS MAIN BOARD USER'S MANUAL

# TABLE CONTENTS

| С  | hapter 1:Introduction                               |
|----|-----------------------------------------------------|
|    | Specification                                       |
|    | System Features                                     |
|    | J-402B/J-402BG 3/486 VL-BUS MAIN BOARD Layout 4     |
|    |                                                     |
| ~  |                                                     |
| -  | napter 2:Installation                               |
|    | On Board SIMM Installation                          |
|    | How to Install SIM Ram on Board                     |
|    | Cache SRAM Install Selection7                       |
|    | CPU Assemble Operation                              |
|    | 1.A TYPE CPU Assemble 386DX/386DX+80387, 486DLC/    |
|    | 486DLC+80387 Operation                              |
|    | 2.B TYPE CPU Assemble 486DX, 486SX, 486DX2, 487SX,  |
|    | OVERDRIVE CPU Operation10                           |
|    | 3.C TYPE CPU Assemble M6, M7, P24T CPU Operation.12 |
|    | Internal Cache WRITE BACK/WRITE THROUGH SELECT      |
|    | JUMPER SETTING14                                    |
|    | VL-BUS JUMPER SETTING14                             |
|    | J-402B/J402BG 3/486 VL-BUS MAIN BOARD JUMPER        |
|    | STETTING DESCRIPTION16                              |
|    |                                                     |
| ~  | hapter 3: AMI BIOS SETUP 18                         |
|    |                                                     |
| 4  | MI.BIOS System Configuration Setup                  |
| SI | hadow RAM                                           |
| 4  | ppendix                                             |
|    |                                                     |

Chapter 1. Introduction

Chapter 1 Introduction

Congratulations on the purchase of your New J-402B /J-402BG 3/486 VL-Bus main board.

The J-402B/J-402BG 3/486 VL-Bus main board is a lowcost three-chip solution offering optimal performance for low to mid range 386/486-based AT system. The J-402B/J-402BG VL-Bus main board is designed for 386 systems running from 25, 33 and 40MHz, or 486 systems running from 25, 33 and 50MHz. It supports 386DX, 486SX, 486DX, 486DX2 Cyrix 486DLC, M6, M7, P24T, and Three 32-bit local Bus.

The J-402B/J-402BG 3/486 VL-Bus main board. also has an option to accommodate either 64K, 128K, 256K of external cache and support the 80387 numeric coprocessor.

Because of its unique memory subsystem design, the J-402B /J-402BG 3/486 VL-Bus main board, allows for 1 Megabyte Megabytes of 32-bit high speed memory by using 256K, to 64 1M,4M and 8M SIMM modules. The available memory configurations are 1MB, 2MB, 4MB, 5MB, 8MB, 16MB, 20MB, 32MB,64MB.

Chapter 1. Introduction

## SPECIFICATION

Processor:

Coprocessor: CPU Clock:

CPU Clock Source: Memory: Memory configuration:

Memory using:

SRAM configuration: **BIOS** Subsystem Type:

Dimension: Additional features Miscellanous connectors:

Board design:

386DX, 486SX, 486DX, 486DX2, 486DLC, M6, M7, P24T Intel ULSI, IIT, Cyrix 80387 33/40MHz for 386 M/B 25/33/40/50/DX2-50/DX2-66MHz. for 486M/B Clock gernerator Up to 64MB 1MB/2MB/4MB/5MB/8MB/16MB/ 20MB/32MB/64MB 256KB/1MB/4MB/8MB Module, memory up to 64MB on board 64KB/128KB/256KB AMI ROM BIOS Additional BIOS features: Setup program resides in ROM. 1/O Subsystem No. of slots: Six 16-bit & Two 8-bit ISA Slots, Three 32-bit Local Bus slots.

22X25.5 cm, 2/3 Baby AT size

Reset buttom. Turbo speed indicator. Internal battery. Four layer implementation for low noise operation.

# SYSTEM FEATURES

- Low cost, low power, 1.0µm CMOS technology.
- Bust-Line-Fill during cache-read-miss.
- Support 386DX(PGA), 486DLC/486DX/486DX2/486SX (PGA), M6, M7, P24T CPU
- Up to 10% performance enhancement from write-through cache scheme.
- Support VESA local bus to increasing video & IDE performance.
- Adjustable system speed clock by clock generator.
- 387 Coprocessor support for 386 mode.
- Hidden refresh support to enhance system performance.
- Copy-back Direct-mapped with size of 64KB, 128KB, 256KB.
- Up to 64MB of local high-speed, page-mode, DRAM memory space.
- Supports 1 through 2 banks of 256KX9, 1MX9, 4MX9, 16MX9 SIMM.
- Turbo/slow speed selection.
- Support 2-1-1-1 or 3-2-2-2 cache cycles.
- 1X and 2X clock source, supporting systems running up to 50MHz.
- Shadow RAM support for system BIOS, video BIOS, and adaptor card BIOS.
- Control of two non-cacheable regions.
- On-chip comparator determines cache hit or miss.

Chapter 2. Introduction

Chapter 1. Introduction



J-402B/J-402BG 3/486 VL-BUS MAIN BOARD Layout

Chapter 2 Installation

BEFORE TURNING ON THE SYSTEM POWER, PLEASE FOL-FOLLOW THE FOLLOWING INSTRUCTIONS CAREFULLY OR YOUR SYSTEM MAY NOT OPERATE CORRECTLY. THANK YOU!!

# **On Board SIMM Installation**

The J-402B/J-402BG 3/486 VL-Bus main board can be expanded memory from 1MB to 64MB. Either 256K or 1M ,4M or 16M SIM DRAM can be used on the J-402B/J-402BG 3/486 VL-bus mainboard. There are spacial BANK 0 and BANK 1 SIMM of assembly available for the J-402B/J-402BG 3/486 VL-Bus mainboard. They are:

• SIMM Module Used: (256K, 1M, 4m, 16mx9 of SIMM 4 Pcs)

| BANK 0          | BANK 1          | TOTAL MEMORY |
|-----------------|-----------------|--------------|
| 256K X 9, 4 pcs | NONE            | 1 <b>M</b>   |
| 256K X 9, 4 pcs | 256K X 9, 4 pcs | 2 <b>M</b>   |
| 1M X 9, 4 pcs   | NONE            | 4 <b>M</b>   |
| 256K X 9, 4 pcs | 1M X 9, 4 pcs   | 5 <b>M</b>   |
| 1M X 9, 4 pcs   | 1M X 9, 4 pcs   | 8M           |
| 4M X 9, 4 pcs   | NONE            | 16M          |
| 1M X 9, 4 pcs   | 4M X 9, 4 pcs   | 20M          |
| 4M X 9, 4 pcs   | 1M X 9, 4 pcs   | 20M          |
| 4M X 9, 4 pcs   | 4M X 9, 4 pcs   | 32M          |
| 16MX 9, 4 pcs   | NONE            | 64M          |

SIMM MODULE DRAM on the motherboard consists of BANK 0-1. When you install the DRAM on the motherboard, first completely fill BANK 0, then fill BANK 1. The spaces of BANK 0 should be fully occupied, otherwise the motherboard will not work.

Chapter 2. Installation

# SIM RAM ON BOARD POSITION

Please refer to the table for the BANK 0 and BANK 1 position.

| BANK | 0 | INSTALL: | U4 | U5 | U6  | U7  |  |
|------|---|----------|----|----|-----|-----|--|
| BANK | 1 | INSTALL: | U8 | U9 | U10 | U11 |  |

Please refer to the following figure for operating the SIM DRAM:



# CACHE SRAM INSTALL SELECTION

| CACHE | CACHE                        | TAG RAM                      | SETTIN      | G    |      |     |      |
|-------|------------------------------|------------------------------|-------------|------|------|-----|------|
| SIZE  | BANK 0<br>U25, U26, U27, U28 | BANK 1<br>U33, U34, U35, U36 | - U19       | JP21 | JP24 | JP6 | JP17 |
| 64K   | 8KX8, 4PCS                   | 8KX8, 4PCS                   | 8KX8        | OP   | OP   | 2-3 | 2-3  |
| 128K  | 32KX8, 4PCS                  | NONE                         | 8KX8        | CL   | OP   | 1-2 | 1-2  |
| 256K  | 32KX8, 4PCS                  | 32KX8, 4PCS                  | 16KX8/32KX8 | CL   | CL   | 2-3 | 2-3  |

# ■Please refer to the following for setting up the JP21, JP24, JP6, JP17



7

Chapter 2. Installation

# CPU ASSEMBLE OPERATION

A Type CPU Assemble 386DX/386DX+80387, 486DLC/ 486DLC+80387

STEP 1 SET 386 MODE

| CPU TYPE | JP25 | JP16 | JP34 | JP14 | JP29 | JP31 | JP20 | JP 7 |
|----------|------|------|------|------|------|------|------|------|
| 386 MODE | OP   | 2-3  | 1-2  | 1-2  | 1-2  | CL   | OP   | 1-2  |

# STEP 2 386 CPU CLOCK SELECT JUMPER SETTING

| UUMDED | CPU                | TYPE               |  |  |
|--------|--------------------|--------------------|--|--|
| JUMPER | 386DX-33/486DLC-33 | 386DX-40/486DLC-40 |  |  |
| JC1    | 2-3                | 2-3                |  |  |
| JC2    | 1-2                | 2-3                |  |  |
| JC3    | 1-2                | 1-2                |  |  |
| JC4    | CL                 | CL                 |  |  |

STEP 3 PLEASE REFER TO THE FIGURE FOR 386DX/ 486DLC, 80387 POSITION.



8

STEP 4 Please refer to the following figure for setting up to JP25, JP16, JP34, JP14, JP29, JP20, JP15, JP31, JC1, JC2, JC3, JC4, JP7:



Chapter 2. Installation

B Type CPU Assemble 486DX, 486SX, 486DX2, 487SX, OVERDRIVE:

# STEP 1 SET 486 MODE

| CPU TYPE | JP25 | JP16 | JP34 | JP14 | JP29 | JP31 | JP20 |
|----------|------|------|------|------|------|------|------|
| 486 MODE | CL   | 1-2  | OP   | 2-3  | 1-2  | OP   | 1-2  |

# STEP 2 SET 486DX, 486SX, 487SX

|       | JP7 | JP8 | JP9 | JP10 | JP11 | JP12 | JP37 | JP38 | JP39 |
|-------|-----|-----|-----|------|------|------|------|------|------|
| 486DX | 1-2 | OP  | 1-2 | 2-3  | 1-2  | 2-3  | OP   | 2-3  | OP   |
| 486SX | 1-2 | OP  | OP  | OP   | 2-3  | OP   | OP   | 2-3  | OP   |
| 487DX | 1-2 | OP  | 1-2 | 2-3  | 1-2  | 1-2  | OP   | 2-3  | OP   |

# STEP 3 486 CPU CLOCK SELECT JUMPER SETTING

|        | CPU TYPE                                          |                                                   |          |          |  |  |  |  |  |
|--------|---------------------------------------------------|---------------------------------------------------|----------|----------|--|--|--|--|--|
| JUMPER | 486DX2-50<br>486DX-25<br>486SX-25<br>OVERDRIVE-25 | 486DX2-66<br>486DX-33<br>486SX-33<br>OVERDRIVE-33 | 486DX-40 | 486DX-50 |  |  |  |  |  |
| JC1    | 1-2                                               | 2-3                                               | 2-3      | 1-2      |  |  |  |  |  |
| JC2    | 1-2                                               | 1-2                                               | 2-3      | 2-3      |  |  |  |  |  |
| JC3    | 2-3                                               | 1-2                                               | 1-2      | 1-2      |  |  |  |  |  |
| JC4    | OP                                                | OP                                                | OP       | OP       |  |  |  |  |  |

STEP 4 Please refer to the following figure for setting up to JP25, JP16, JP34, JP14, JP29, JP31, JP20, JP15, JP7, JP8, JP9, JP10, JP11, JP12, JP37, JP38, JP39, JC1, JC2, JP3, JP4, POSITION:



10

Chapter 2. Installation

C TYPE CPU ASSEMBLE M6, M7, P24T

# STEP 1 SET P24T, M6, M7 MODE

| MODE  | JP25 | JP16 | JP34 | JP14 | JP29 | <b>JP</b> 31 | <b>JP2</b> 0 |
|-------|------|------|------|------|------|--------------|--------------|
| P24T  | CL   | 1-2  | 2-3  | 2-3  | 2-3  | OP           | 1-2          |
| M6/M7 | CL   | 1-2  | 2-3  | 2-3  | 2-3  | OP           | 1-2          |

# STEP 2 CPU TYPE SELECT JUMPER SETTING

|          | JP7 | JP8 | JP9 | JP10 | JP11 | JP12 | JP37 | JP38 | JP39 |
|----------|-----|-----|-----|------|------|------|------|------|------|
| P24T     | 2-3 | 1-2 | 1-2 | 1-2  | 1-2  | 2-3  | OP   | 2-3  | OP   |
| M6       | 2-3 | 2-3 | OP  | 1-2  | 2-3  | OP   | OP   | 1-2  | CL   |
| M7 1XCLK | 2-3 | 2-3 | 1-2 | 1-2  | 1-2  | 2-3  | 1-2  | 1-2  | CL   |
| M7 2XCLK | 2-3 | 2-3 | 1-2 | 1-2  | 1-2  | 2-3  | 2-3  | 1-2  | CL   |

# STEP 3 CPU TYPE SELECT JUMPER SETTING

|     | JC1 | JC2 | JC3  | JC4 |
|-----|-----|-----|------|-----|
| 25M | 1-2 | 1-2 | 2-3  | OP  |
| 33M | 2-3 | 1-2 | .1-2 | OP  |
| 40M | 2-3 | 2-3 | 1-2  | OP  |
| 50M | 1-2 | 2-3 | 1-2  | OP  |

STEP 4 Please refer to the following figure for setting up to JP25, JP16, JP34, JP14, JP29, JP31, JP20, JP15, JP7 JP8, JP9, JP10, JP11, JP12, JP37, JP38, JP39, JC1, JC2, JC3, JC4 POSITION:



Chapter 2. Installation

# 4.INTERNAL CACHE WRITE BACK (W.B.) / WRITE THROUGH (W.T.) SELECT JUMPER SETTING

|      | JP4 | JP5 |
|------|-----|-----|
| W.B. | CL  | OP  |
| W.T. | OP  | CL  |

# 5.J-402B/J-402BG VL-BUS JUMPER SETTING

STEP 1 VL-BUS SPEED &VL-BUS MODE JUMPER SETTING

| VL-BUS | JP22 | JP23 | JP40 | JP41 |
|--------|------|------|------|------|
| ≼ 33M  | Х    | OP   | X    | X    |
| > 33M  | х    | CL   | X    | X    |
| 0 WS   | OP   | x    | X    | X    |
| 1WS    | CL   | х    | X    | х    |
| 386    | Х    | X    | OP   | CL   |
| 486    | Х    | X    | CL   | OP   |

NOT: IF YOU HAVE COMPARBILITY PROBLEM IN VL-BUS PLEASE TRY JP13 SET 1-2 & JP32 SET 2-3 STEP 2 Please refer to the following figure for setting up JP22, JP23, JP40, JP41



# J-402B/J402BG 3/486 VL-BUS MAIN BOARD

# ◆ JP1:DISPLAY ADAPTER SETUP

| JUMPER | MEANING      | SETTING       | USAGE               |
|--------|--------------|---------------|---------------------|
| JP1    | DISPLAY TYPE | PIN 1.2       |                     |
|        |              | OPEN<br>SHORT | MONOCHROME<br>COLOR |

# • JP22: KEYLOCK & POWER LED CONNECTOR

| CONNECTOR | USAGE               | PIN                   | DESCRIPTION                                                     |
|-----------|---------------------|-----------------------|-----------------------------------------------------------------|
| JP22      | KEYLOCK & POWER LED | 1<br>2<br>3<br>4<br>5 | LED power<br>not used<br>GROUND<br>keyboard inhibiter<br>GROUND |

# ◆ JP26 : SPEAKER CONNECTOR

| CONNECTOR | USAGE   | PIN DESCRIPTION                                |
|-----------|---------|------------------------------------------------|
| JP26      | SPEAKER | 1 data out<br>2 not used<br>3 GROUND<br>4 + 5V |

# ◆ JP28: TURBO SW CONNECTOR

| CONNECTOR | USAGE    | PIN DESCRIPTION |
|-----------|----------|-----------------|
| JP28      | TURBO SW | 1 GROUND        |
|           |          | 2 Select pin    |

# ♦ JP27: TURBO LED CONNECTOR

| CONNECTOR | USAGE     | PIN    | DESCRIPTION          |
|-----------|-----------|--------|----------------------|
| JP27      | TURBO LED | 1<br>2 | + ANODE<br>- CATHODE |

# ♦ S1 : RESET

| CONNECTOR | USAGE | PIN | DESCRIPTION |  |
|-----------|-------|-----|-------------|--|
| Ś1        | Reset | 1   | GROUND      |  |
|           |       | 2   | Reset in    |  |

# ◆ JP2: EXTERNAL BATTERY CONNECTOR

| PIN | DESCRIPTION                             |
|-----|-----------------------------------------|
| 1-2 | BATTERY DISCHARGE.                      |
| 2-3 | short is internal battery 3. 6V by used |

JP2: 2-3 Normal Operation (Default)

JP2: 1-2 Clear CMOS Memory (206 Setup of Data)

- **NOTE:** Must put on 2-3 location just can operating the system
- ♦ J1: KEYBOARD CONNECTOR

| PIN | DESCRIPTION    | • |
|-----|----------------|---|
| 1   | keyboard clock |   |
| 2   | keyboard data  |   |
| 3   | space          |   |
| 4   | GROUND         |   |
| 5   | + 5V dc        |   |

and the second s

# Chapter 3 AMI BIOS Setup

# AMI BIOS System configuration Setup

This section will tell you how to set up the system configurations (CMOS) under the AMI BIOS. After booting the system and testing the memory.

The SETUP program is contained in the system's Read-Only-Memory Rather than on a diskette.

To enter SETUP, press the "DEL" key. The following menu appears:

# AMIBIOS SETUP PROGRAM-AM AMI BIOS SETUP UTILITIES (C) 1992 American Megatrends Inc., All Rights Reserved

# STANDARD CMOS SETUP

ADBANCED CMOS SETUP ADVANCED CHIPSET SETUP PEWER MANAGEMENT SETUP AUTO CONFIGURATION WITH BIOS DEFAULTS AUTO CONFIGURATION WITH POWER-ON DEFAULTS CHANGE PASSWORD HARD DISK UTILITY WRITE TO CMOS AND EXIT DO NOT WRITE TO CMOS AND EXIT

Standard CMOS Setup for changing Time, Date, Hard Disk Type, etc.

ESC:EXIT  $\downarrow \rightarrow \uparrow$ :Sel F2/F3:Color F10:Save & Exit

Please enter "STANDARD CMOS SETUP" to enter the next screen. The following pages show simple charts and instructions for the CMOS setup.

Chapter 3. AMI BIOS Setup

# AMIBIOS SETUP PROGRAM-WARNING INFORMATION (C) 1992 American Megatrends Inc., All Rights Reserved

Improper Use of Setup may Cause Problems!!

If System Hangs, Reboot System and Enter Setup by Pressing the (DEL) key

Do any of the following After Entering Setup

- (i) Alter Options to make System Work
- (ii) Load BIOS Setup Defaults
- (iii) Load Power-on Defaults

Hit "ESC" to Stop now, Any other Key to Continue Hit "ESC" to Stop now, Any other Key to Continue



ESC: Exit  $\downarrow \rightarrow \uparrow$ : Select F2/F3: Color PU/PD: Modify

# AMIBIOS SETUP PROGRAM-AM AMI BIOS SETUP UTILITIES (C) 1992 American Megatrends Inc., All Rights Reserved

# STANDARD CMOS SETUP

ADVANCED CHIPSET SETUP PEWER MANAGEMENT SETUP AUTO CONFIGURATION WITH BIOS DEFAULTS AUTO CONFIGURATION WITH POWER-ON DEFAULTS CHANGE PASSWORD HARD DISK UTILITY WRITE TO CMOS AND EXIT DO NOT WRITE TO CMOS AND EXIT

Advanced CMOS Setup for configuring System Options

ESC:EXIT  $\downarrow \rightarrow \uparrow$  :Sel F2/F3:Color F10:Save & Exit

### AMIBIOS SETUP PROGRAM-WARNING INFORMATION (C) 1992 American Megatrends Inc., All Rights Reserved

Improper Use of Setup may Cause Problems!!

If System Hangs, Reboot System and Enter Setup by Pressing the (DEL) key

Do any of the following After Entering Setup

(i) Alter Options to make System Work

(ii) Load BIOS Setup Defaults

(iii) Load Power-on Defaults

Hit "ESC" to Stop now, Any other Key to Continue

| AMIE | IOS  | SETUP P  | ROGRAM -AD | VANCEI   | ) CMOS   | SETUP   |
|------|------|----------|------------|----------|----------|---------|
| (C)  | 1993 | American | Megatrends | Inc.,All | Rights R | eserved |

| Typematic Rate Programming  | :Disabled | Video ROM Shadow C000,16K Enabled    |
|-----------------------------|-----------|--------------------------------------|
| Typematic Rate Delay (msec) | :500      | Video ROM Shadow C400,16K Enabled    |
| Typematic Rate (Chars/Sec)  | :30       | Adaptor ROM Shadow C800,16K Disabled |
| Above 1 MB Memory Test      | :Disabled | Adaptor ROM Shadow CC00,16K Disabled |
| Memory Test Tick Sound      | :Enabled  | Adaptor ROM Shadow D000,16K Disabled |
| Memory Parity Error Check   | :Enabled  | Adaptor ROM Shadow D400,16K Disabled |
| Hit (DEL) Message Display   | :Enabled  | Adaptor ROM Shadow D800,16K Disabled |
| Hard Disk Type 47 RAM Area  | :0:300    | Adaptor ROM Shadow DC00,16K Disabled |
| Wait For (F1) If Any Error  | :Enabled  | Adaptor ROM Shadow E000,16K Disabled |
| System Boot Up Num Lock     | :On       | Adaptor ROM Shadow E400,16K Disabled |
| Weitek Processor            | :Absent   | Adaptor ROM Shadow E800,16K Disabled |
| Floppy Drive Seek At Boot   | :Enabled  | Adaptor ROM Shadow EC00,16K Disabled |
| System Boot Up Sequence     | :A :,C:   | System ROM Shadow F000,64K Enabled   |
| System Boot Up CPU Speed    | :High     | BootSector Virus Protection Disabled |
| External Cache Memory       | :Enabled  | IDE Block Mode Transfer Disabled     |
| Internal Cache Memory       | :Enabled  | IDE Standby mode Disabled            |
| Turbo Switch Function       | :Enabled  | Auto Key - Lock Timeout Disabled     |
| Password Checking Option    | :Setup    |                                      |

(Ctrl) Pu-Pd:Modify F1:Help F2/F3:Color F5:Old Values F6:BIOS Setup Defaults F7:Power-On Defaults

| AMIBIOS | SETUP PR   | OGRAM-AN   | I BIOS    | SETUP  | UTILITIES |
|---------|------------|------------|-----------|--------|-----------|
| (C) 199 | 2 American | Megatrends | Inc., All | Rights | Reserved  |

# STANDARD CMOS SETUP ADVANCED CMOS SETUP

ADVANCED CHIPSET SETUP

PEWER MANAGEMENT SETUP AUTO CONFIGURATION WITH BIOS DEFAULTS AUTO CONFIGURATION WITH POWER-ON DEFAULTS CHANGE PASSWORD HARD DISK UTILITY WRITE TO CMOS AND EXIT DO NOT WRITE TO CMOS AND EXIT

Advanced Chipset Setup for Contiquare and Chipset Registering

ESC:EXIT  $\downarrow \rightarrow \uparrow$  :Sel F2/F3:Color F10:Save & Exit

# AMIBIOS SETUP PROGRAM-WARNING INFORMATION (C) 1992 American Megatrends Inc., All Rights Reserved

Improper Use of Setup may Casuse Problems!!

If System Hangs, Reboot System and Enter Setup by Pressing the (DEL) key

Do any of the following After Entering Setup

- (i) Alter Options to make System Work
- (ii) Load BIOS Setup Defaults
- (iii) Load Power-on Defaults

Hit "ESC" to Stop now, Any other Key to Continue

# The Setup For Operation 486DX-50 MHz CPU System

| Auto Config Function        | :Enable   |
|-----------------------------|-----------|
| Hidden Refresh              | :Enable   |
| Single ALE Enable           | :NO       |
| Keyboard Reset Control      | :Disable  |
| AT BUS Clock Selection      | :CLKI/6   |
| Fast Decode Enable          | :Disable  |
| Memory Read Wait State      | :1 W/S    |
| Memory Write Wait State     | :1 W/S    |
| Cache Read Cycle            | :3-2-2-2  |
| Cache Write Wait State      | :2 W/S    |
| Non-Cacheable Block-1 Size  | :Disabled |
| Non-Cacheable Block-1 Base  | :0 KB     |
| Non-Cacheable Block-2 Size  | :Disabled |
| Non-Cacheable Block-2 Base  | :0 KB     |
| Cacheable RAM Address Range | :16 MB    |
| Video BIOS Area Cacheable   | :Yes      |
| Internal Cache Write Policy | :Wr-Thru  |

# The Setup For Operation 486DX-40 MHz System

| AMIBIOS SETUP PROGRAM -A<br>(C) 1992 American Megatrer | ADVANCED CHIPSET SETUP<br>ads Inc.,All Rights Reserved |
|--------------------------------------------------------|--------------------------------------------------------|
| Auto Config Function                                   | :Enable                                                |
| Hidden Refresh                                         | :Enable                                                |
| Single ALE Enable                                      | :NO                                                    |
| Keyboard Reset Control                                 | Disable                                                |
| AT BUS Clock Selection                                 | :CLKI/5                                                |
| Fast Decode Enable                                     | Disable                                                |
| Memory Read Wait State                                 | :1 W/S                                                 |
| Memory Write Wait State                                | :1 W/S                                                 |
| Cache Read Cycle                                       | :3-7-7-7                                               |
| Cache Write Wait State                                 | :2 W/S                                                 |
| Non-Cacheable Block-1 Size                             | :Disabled                                              |
| Non-Cacheable Block-1 Base                             | O KB                                                   |
| Non-Cacheable Block-2 Size                             | Disabled                                               |
| Non-Cacheable Block-2 Base                             | O KB                                                   |
| Cacheable RAM Address Range                            | :16 MB                                                 |
| Video BIOS Area Cacheable                              | Yes                                                    |
| Internal Cache Write Policy                            | :Wr-Thru                                               |
| (Ctal) Du Dd Modify D                                  |                                                        |
| FEOLI Volume FE PLOS Sature D                          | 1: Help FZ/F3:Color                                    |
| ro.old values ro: BIOS Setup D                         | elaults Fl:Power-On Defaults                           |

The Setup For Operation 486DX/SX-33, 486DX2-66 MHz

# System

| AMIBIOS SETUP PROGRAM -AI<br>(C) 1992 American Megatrend | VANCED CHIPSET SETUP<br>s Inc.,All Rights Reserved |
|----------------------------------------------------------|----------------------------------------------------|
| Auto Config Function                                     | :Enable                                            |
| Hidden Refresh                                           | :Enable                                            |
| Single ALE Enable                                        | :NO                                                |
| Keyboard Reset Control                                   | :Disable                                           |
| AT BUS Clock Selection                                   | :CLKI/4                                            |
| Fast Decode Enable                                       | :Disable                                           |
| Memory Read Wait State                                   | :1 W/S                                             |
| Memory Write Wait State                                  | :1 W/S                                             |
| Cache Read Cycle                                         | :3-2-2-2                                           |
| Cache Write Wait State                                   | :2 W/S                                             |
| Non-Cacheable Block-1 Size                               | :Disabled                                          |
| Non-Cacheable Block-1 Base                               | :O KB                                              |
| Non-Cacheable Block-2 Size                               | :Disabled                                          |
| Non-Cacheable Block-2 Base                               | :0 KB                                              |
| Cacheable RAM Address Range                              | :16 MB                                             |
| Video BIOS Area Cacheable                                | :Yes                                               |
| Internal Cache Write Policy                              | :Wr-Thru                                           |
| (Ctrl) Pu-Pd:Modify F1                                   | :Help F2/F3:Color                                  |

(Ctrl) Pu-Pd:Modify F1:Help F2/F3:Color F5:Old Values F6:BIOS Setup Defaults F7:Power-On Defaults

# The Setup For Operation 486DX/SX-25, 486DX2-50 MHz System

| Auto Config Function        | :Enable   |
|-----------------------------|-----------|
| Hidden Refresh              | :Enable   |
| Single ALE Enable           | :NO       |
| Keyboard Reset Control      | :Disable  |
| AT BUS Clock Selection      | :CLKI/3   |
| Fast Decode Enable          | :Disable  |
| Memory Read Wait State      | :1 W/S    |
| Memory Write Wait State     | :1 W/S    |
| Cache Read Cycle            | :3-1-1-1  |
| Cache Write Wait State      | :2 W/S    |
| Non-Cacheable Block-1 Size  | :Disabled |
| Non-Cacheable Block-1 Base  | :0 KB     |
| Non-Cacheable Block-2 Size  | :Disabled |
| Non-Cacheable Block-2 Base  | :0 KB     |
| Cacheable RAM Address Range | :16 MB    |
| Video BIOS Area Cacheable   | :Yes      |
| Internal Cache Write Policy | :Wr-Thru  |

# The setup For Operation 386DX-40/Cyrix 486DLC-40MHZ system

| Auto Config Function        | : Disable |  |
|-----------------------------|-----------|--|
| Hidden Refresh              | :Enable   |  |
| Single ALE Enable           | :NO       |  |
| Keyboard Reset Control      | :Disable  |  |
| AT BUS Clock Selection      | :CLKI/5   |  |
| Fast Decode Enable          | :Disable  |  |
| Memory Read Wait State      | :1 W/S    |  |
| Memory Write Wait State     | :1 W/S    |  |
| Cache Read Cycle            | :2-1-1-1  |  |
| Cache Write Wait State      | :1W/S     |  |
| Non-Cacheable Block-1 Size  | :Disabled |  |
| Non-Cacheable Block-1 Base  | :0 KB     |  |
| Non-Cacheable Block-2 Size  | :Disabled |  |
| Non-Cacheable Block-2 Base  | :O KB     |  |
| Cacheable RAM Address Range | :16 MB    |  |
| Video BIOS Area Cacheable   | :Yes      |  |
| Internal Cache Write Policy | :Wr-Thru  |  |

The setup For Operation 386DX-33, Cyrix 486DLC-33MHz system

| AMIBIOS SETUP PROGRAM -AI<br>(C) 1992 American Megatrend | DVANCED CHIPSET SETUP<br>Is Inc.,All Rights Reserved |
|----------------------------------------------------------|------------------------------------------------------|
| Auto Config Function                                     | :Enable                                              |
| Hidden Refresh                                           | :Enable                                              |
| Single ALE Enable                                        | :NO                                                  |
| Keyboard Reset Control                                   | :Disable                                             |
| AT BUS Clock Selection                                   | :CLKI/4                                              |
| Fast Decode Enable                                       | :Disable                                             |
| Memory Read Wait State                                   | :1 W/S                                               |
| Memory Write Wait State                                  | :1 W/S                                               |
| Cache Read Cycle                                         | : 3-1-1-1                                            |
| Cache Write Wait State                                   | :1W/S                                                |
| Non-Cacheable Block-1 Size                               | :Disabled                                            |
| Non-Cacheable Block-1 Base                               | :0 KB                                                |
| Non-Cacheable Block-2 Size                               | :Disabled                                            |
| Non-Cacheable Block-2 Base                               | :0 KB                                                |
| Cacheable RAM Address Range                              | :16 MB                                               |
| Video BIOS Area Cacheable                                | :Yes                                                 |
| Internal Cache Write Policy                              | :Wr-Thru                                             |
| (Ctrl) Pu-Pd:Modify F                                    | 1:Help F2/F3:Color                                   |

F5:Old Values F6:BIOS Setup Defaults F7:Power-On Defaults

# AMIBIOS SETUP PROGRAM-AM AMI BIOS SETUP UTILITIES

(C) 1992 American Megatrends Inc., All Rights Reserved

### STANDARD CMOS SETUP

ADVANCED CMOS SETUP

ADVANCED CHIPSET SETUP PEWER MANAGEMENT SETUP AUTO CONFIGURATION WITH BIOS DEFAULTS AUTO CONFIGURATION WITH POWER-ON DEFAULTS CHANGE PASSWORD HARD DISK UTILITY WRITE TO CMOS AND EXIT DO NOT WRITE TO CMOS AND EXIT

Advanced CMOS Setup for configuring System Options

ESC:EXIT  $\downarrow \rightarrow \uparrow$  :Sel F2/F3:Color F10:Save & Exit

Chapter 3. AMI BIOS Setup

# AMIBIOS SETUP PROGRAM POWER MANAGEMENT SETUP (C) 1993 American Megatrends Inc.,All Rights Reserved

| Device-1<br>Device-2<br>Device-3<br>Device-4<br>Device-5 | Timeout<br>Timeout<br>Timeout<br>Timeout<br>Timeout | :Disabled<br>:Disabled<br>:Disabled<br>:Disabled<br>:Disabled | ( Keyboard/Mouse<br>( Power off Device | Timeout.)<br>Timeout.) |  |
|----------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|----------------------------------------|------------------------|--|
|                                                          |                                                     |                                                               |                                        |                        |  |

(Ctrl) Pu-Pd:Modify F1:Help F2/F3:Color F5:Old Values F6:BIOS Setup Defaults F7:Power-On Defaults

#### NOTE:

 In J-402BG with MEGAKEY Keyboard Bios the power management Function is ENABLE. You can set Device 1 timeout From 1 Min to 255 Min, to slow down CPU speed. Device 2 timeout From 1 Min to 255 Min, to power off MONITOR.
In J-402B the power managemet doesn't function.

3. The Green Function only active in 486 mode & Please set JP42, JP18 close.

# Alternative System speed

SOFTWARE SWITCH:

FOR AMI BIOS:

After booting the system. Press "CTRL" + "ALT" + "-" at the same time to select low-speed, Press "CTRL" + "ALT" + "+" at the same time to select high-speed.

Please review the following configuration:

| CPU SPEED          | KEYBOARD             | CPU SPEED           |
|--------------------|----------------------|---------------------|
| NORMAL             | "CTRL" + "ALT" + "+" | TURBO               |
| CPU SPEED<br>TURBO | "CTRL" + "ALT" + "-" | CPU SPEED<br>NORMAL |

Chapter 3. AMI BIOS Setup

# SHADOW RAM

For efficient execution of BIOS, it is prefer able to execute BIOS code through RAM rather than through slower EPROMs. The OPTI-495XLC provides the shadow RAM feature which if enabled allows the BIOS code to be executed from address like BIOS EPROM. The software should transfer code stored in the BIOS EPROMs to the system RAM, before enabling the shadow RAM feature. This feature significantly improves the performance of BIOS-call intensive applications. Performance improvements as high as 300 to 400% have been observed in benchmark tests on the shadow RAM. The shadow RAM feature is invoked by enabling the corresponding bits in the ROM enable register and the RAM mapping register.

When the Shadow RAM feature is being utilized, then the RAM is mapped as shown in Figure 1, overlapping or Shadowing the EPROM area. In both cases, for accesses beyond the 1 Mbyte address range, the processor is switched from real to protected mode from BIOS.

 FIGURE 1 RAM MAPPING WITH SHADOW RAM (MORE THAN 1MB OF RAM)

# FIGURE 1 RAM MAPPING WITH SHADOW RAM (MORE THAN 1MB OF RAM)



Appendix

### APPENDIX

NOTICE : PLEASE REMEMBER YOUR PASSWORD OF SETTED CHARACTERS! IF KEY IN ERROR PASSWORD THE SYSTEM CAN'T BOOT ON ANY MORE!!



- (1) PLEASE KEY IN DEFAULT PASSWORD DEFAULT IS "AMI" (FIRST TIME)
  - (2) IF YOU HAVE SET OWN PASSWORD ALREADY, KEY IN YOUR PASSWORD.....

AMIBIOS SETUP PROGRAM—CHANGE PASSWORD (C) 1992 American Megatrends Inc., All Rights Reserved

Enter CURRENT Password: AMI

USE Maximum 6 ASCII Characters, ESC : Exit

Appendix

Appendix

# IF YOU WANT TO CHANGE NEW PASSWORD GO TO NEXT SETUP!

| (C) 1992 A | SEI UP PROGRAM—CHANGE PASSWORD<br>American Megatrends Inc., All Rights Reserved |
|------------|---------------------------------------------------------------------------------|
|            | Enter NEW Password :                                                            |
| USE N      | faximum 6 ASCII Characters, ESC : Exit                                          |

AMIBIOS SETUP PROGRAM-CHANGE PASSWORD (C) 1992 American Megatrends Inc., All Rights Reserved

Re-Enter NEW Password:

USE Maximum 6 ASCII Characters, ESC : Exit

NEXT SCREEN OF MEANING IS YOU HAVE FINISH-ED PASSWORD SETTINGS! PRESS "ENTER" TO FINAL!

| AMIBIOS<br>(C) 1992 / | S SETUP PROGRAM—CHANGE PASSWORD<br>American Megatrends Inc., All Rights Reserve |
|-----------------------|---------------------------------------------------------------------------------|
|                       | NEW Password Installed:                                                         |
|                       |                                                                                 |

| AMIBIOS SETUP<br>(C) 1992 Amer | PROGRAM—AMI BIOS SETUP UTILITIES<br>rican Megetrends Inc., All Rights Reserved |
|--------------------------------|--------------------------------------------------------------------------------|
|                                | STANDARD CMOS SETUP                                                            |
| 1                              | ADVANCED CMOS SETUP                                                            |
| AI                             | DVANCED CHIPSET SETUP                                                          |
| AUTO CONF                      | FIGURATION WITH BIOS DEFAULTS                                                  |
| AUTO CONFIG                    | URATION WITH POWER-ON DEFAULTS                                                 |
|                                | CHANGE PASSWORD                                                                |
|                                | HARD DISK UTILITY                                                              |
| W                              | RITE TO CMOS AND EXIT                                                          |
| DONO                           | OT WRITE TO CMOS AND EXIT                                                      |
| <b>1</b>                       |                                                                                |
| Format the Hard Dis            | k, Auto interleave Detection and Media Analysis                                |
| ESC: EXIT ↓→                   | ≻↑:Sel F2/F3:Color F10:Save & Exit                                             |
| AMIBIOS SET<br>(C) 1992 Amer   | UP PROGRAM-HARD DISK UTILITY                                                   |
|                                |                                                                                |
| ard Dick C - Type              | LO24 5 1023 1024 17 43                                                         |
| and Disk C. Type : 35          | Installed                                                                      |
|                                | matured                                                                        |
| ard Disk Type can be cha       | inged from the STANDARD CMOS SETUP option in                                   |
| ain Menu                       |                                                                                |
|                                | <u></u>                                                                        |
|                                |                                                                                |
|                                | Hard Disk Format                                                               |
|                                | Auto Interleave                                                                |
|                                | Media Analysis                                                                 |
|                                |                                                                                |
|                                |                                                                                |
| ESC: EXIT 4                    | F1: Sel F2/F3: Color F10: Save & Exit                                          |

Appendix

| AMIBIOS SETUP F<br>(C) 1992 American                     | PROGRAM<br>Megatrend  | 1—HA<br>s Inc. | RD DIS        | K UTII<br>hts Res | _ITY<br>erved |                |  |
|----------------------------------------------------------|-----------------------|----------------|---------------|-------------------|---------------|----------------|--|
| Hard Disk C: Type : 33<br>Hard Disk D: Type : Not Instal | Cyln H<br>1024<br>Ied | Head<br>5      | WPcom<br>1024 | LZone<br>1024     | Sect          | Size(MB)<br>43 |  |
|                                                          |                       |                |               |                   |               |                |  |
| Hard Disk Format                                         |                       |                |               |                   |               |                |  |
| Disk Drive (C/D) ?C                                      |                       |                |               |                   |               |                |  |
| Disk Drive Type ?33                                      |                       |                |               |                   |               |                |  |
| Interleave (1-16) ?1                                     |                       |                |               |                   |               |                |  |
| Mark Bad Tracks (Y/N)?N                                  |                       |                |               |                   |               |                |  |
| Proceed (Y/N) ?Y                                         |                       |                |               |                   |               |                |  |
|                                                          |                       |                |               |                   |               |                |  |
| ESC: EXIT ↓→↑: S                                         | iel F2/F3             | B: Col         | or F10        | ): Save           | & Ex          | it             |  |

# DJ-402B 3/486 VL-BUS MAIN BOARD JUMPER SETTING QUICK REFERENCE:

|         |                          | CACH                    | IE                                   | RAM                                  |          |            |
|---------|--------------------------|-------------------------|--------------------------------------|--------------------------------------|----------|------------|
| JUMPER  |                          | 64K                     | 64K 128K                             |                                      | X        |            |
| JP21    |                          | OPEN                    | CLOSE                                | CLOS                                 | SE       |            |
| JP24    |                          | OPEN                    | OPEN                                 | CLOS                                 | SE       |            |
| JP6     |                          | 2-3                     | 1-2                                  | 2-3                                  |          |            |
| JP17    |                          | 2-3                     | 1-2                                  | 2-3                                  |          |            |
| JUM PER | 386DX - 33<br>486DLC - 3 | 386DX-40<br>3 486DLC-40 | 486DX 2-50<br>486DX -25<br>486SX -25 | 486DX 2-66<br>486DX -33<br>486SX -33 | 486DX-40 | 486DX - 50 |
| 1       |                          |                         |                                      |                                      |          |            |
| JCI     | 2-3                      | 2-3                     | 1-2                                  | 2-3                                  | 2-3      | 1-2        |
| JC2     | 1-2                      | 2-3                     | 1-2                                  | 1-2                                  | 2-3      | 2-3        |
| JC3     | 1-2                      | 1-2                     | 2-3                                  | 1-2                                  | 1-2      | 1-2        |
| JC4     | CLOSE                    | CLOSE                   | OPEN                                 | OPEN                                 | OPEN     | OPEN       |
| JP4     | OPEN                     | OPEN                    | OPEN                                 | OPEN                                 | OPEN     | OPEN       |
| JP5     | CLOSE                    | OPEN                    | CLOSE                                | CLOSE                                | CLOSE    | CLOSE      |
| JP7     | 1-2                      | 1-2                     | 1-2                                  | 1-2                                  | 1-2      | 1-2        |
| JP8     | X                        | X                       | OPEN                                 | OPEN                                 | OPEN     | OPEN       |
| JP9     | X                        | X                       | 1-2(SX:OP)                           | 1-2(SX:OP)                           | 1-2      | 1-2        |
| JP 10   | X                        | X                       | 2-3(SX:OP)                           | 2-3(SX:OP)                           | 2-3      | 2-3        |
| JP11    | ×                        | X.                      | 1-2(SX:2-3)                          | 1-2(SX:2-3)                          | 1-2      | 1-2        |
| JP12    | X                        | X                       | 2-3(SX:OP)                           | 2-3(SX:OP)                           | 2-3      | 2-3        |
| JP 14   | 1-2                      | 1-2                     | 2-3                                  | 2-3                                  | 2-3      | 2-3        |
| JP 16   | 2-3                      | 2-3                     | 1-2                                  | 1-2                                  | 1-2      | 1-2        |
| JP20    | OPEN                     | OPEN                    | 1-2                                  | 1-2                                  | 1-2      | 1-2        |
| JP22    | CLOSE                    | CLOSE                   | OPEN                                 | OPEN                                 | CLOSE    | CLOSE      |
| JP 23   | OPEN                     | CLOSE                   | OPEN                                 | OPEN                                 | CLOSE    | CLOSE      |
| JP 25   | OPEN                     | OPEN                    | <b>CLOSE</b>                         | CLOSE                                | CLOSE    | CLOSE      |
| JP 29   | 1-2                      | 1-2                     | 1-2                                  | 1-2                                  | 1-2      | 1-2        |
| JP31    | CLOSE                    | CLOSE                   | OPEN                                 | OPEN                                 | OPEN     | OPEN       |
| JP37    | X                        | X                       | OPEN                                 | OPEN                                 | OPEN     | OPEN       |
| JP38    | X                        | Х                       | 2-3                                  | 2-3                                  | 2-3      | 2-3        |
| JP39    | X                        | Х                       | OPEN                                 | OPEN                                 | OPEN     | OPEN       |
| JP40    | OPEN                     | OPEN                    | CLOSE                                | CLOSE                                | CLOSE    | CLOSE      |
| JP41    | CLOSE                    | CLOSE                   | OPEN                                 | OPEN                                 | OPEN     | OPEN       |

#### CMOS SETUP

#### Load BIOS defualt first (AUTO CONFIGURATION WITH BIOS DEFAULT) Then change the following seffings in CMOS Auto Config Fanction Enable Disable Enable Enable Enable AT BUS Clock Selection CLKI/4 CLKI/5 CLKI/3 CLKI/4 CLKI/5 Memory Read Wait State 1 1 1 1 1 Memory Write Wait State 1 1 1 1 1 Cache Read Cycle 3-1-1-1 2-1-1-1 3-1-1-1 3-2-2-2 3-2-2-2 Cache Weite Cycle 1 2 2 1 2

Enable

CLKI/6

1

1

3-2-2-2