



#### PRELIMINARY

# UM82C088

**PC/XT** Integration Chip

#### Features

- Fully IBM-PC/XT compatible
- 82C84 Clock generator with 2 clock-inputs to generate the CPU clock. These are 14.318 MHz and 30 MHz which will support 4.77 MHz and 10 MHz CPU clocks with 1/3 duty cycle.
- 82C88 Bus Controller
- 82C37 4 channel DMA controller, channel 0 is used for DRAM refresh
- 82C59 8 channel interrupt controller, level 0 is used for system time base, and level 1 for keyboard input
- 82C53 3 channel timer, channel 0 is used for system time base, channel 1 for DRAM refresh, and channel 2 for speaker audio
- 82C55 Peripheral I/O, used for keyboard interface

#### **General Description**

The UM82C088 is an IC specifically designed to function as the peripheral controller for 8088 microprocessors in an IBM PC/XT compatible computer. It is implemented

#### and system configuration switch (same as the PC/XT)

- 74322 Keyboard interface, supports PC/XT type keyboard
- 74280 Parity check and generator
- 74670 4 bit page register for DMA
- Wait state logic
- NMI control logic
- ROM decoder for one 2764 and one 27256
- RAM decoder for 4164 or 41256 DRAM
- H/W and S/W CPU speed change and indicator
- Built-in delay line for RAS, CAS
- Low power consumption: less than 300 mW at 10 MHz CPU speed
- Small PCB size: 100 pin plastic Flat package

#### Block Diagram

in  $1.5\mu$  CMOS technology and is packaged in a 100 pin plastic flat package.



System Configuration





### **Pin Configuration**





# **Pin Description**

| Pin No.  | Symbol       | 1/0 | Description                                                                                                                                                                                                                                                                                                        |  |  |  |
|----------|--------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 17       | NOSC         | I   | The clock input pin to which a 14.318 MHz clock is attached. The frequency is 3 times the CLK frequency in 4.77 MHz mode.                                                                                                                                                                                          |  |  |  |
| 14       | HOSC         | I   | The 2nd clock input pin to which a high speed clock is attached (max frequency = 30 MHz). The oscillator frequency is 3 times the CLK frequency during high speed mode.                                                                                                                                            |  |  |  |
| 24       | CLK          | 0   | The clock output signal used by the 8088 CPU. The frequency of this line is 1/3 duty cycle of NOSC or HOSC, depending on which speed mode is selected.                                                                                                                                                             |  |  |  |
| 18       | PG           |     | Power-Good is an active high input signal which is used to generate the RST output. An RC connection can be used to establish a power up reset of proper duration.                                                                                                                                                 |  |  |  |
| 23       | RST          | 0   | Reset, an active high output signal which is used to reset the CPU and system. Its timing characteristics are determined by pin PG.                                                                                                                                                                                |  |  |  |
| 22       | TOR          | 0   | This command output line instructs an I/O device to transmit its data of to the data bus. It is supported by the internal 82C88 during the CPU cyclor the internal 82C37 during the DMA cycle. This signal is active low.                                                                                          |  |  |  |
| 21       | IOW          | 0   | This command output line instructs an I/O device to read the data the data bus. It is supported by the internal 82C88 during the CPU cycle the internal 82C37 during the DMA cycle. This signal is active low.                                                                                                     |  |  |  |
| 20       | MEMR         | 0   | This command output line instructs the memory to drive its data onto the data bus. It is supported by the internal 82C88 during the CPU cycle or the internal 82C37 during the DMA cycle. This signal is active low.                                                                                               |  |  |  |
| 19       | MEMW         | 0   | This command output line instructs the memory to record the data present<br>on the data bus. It is supported by the internal 82C88 during the CPU cycle<br>or the internal 82C37 during the DMA cycle. This signal is active low.                                                                                  |  |  |  |
| 26       | ALE          | 0   | Address latch enable. This output signal serves to strobe the address from CPU into the address latch. This signal is active high.                                                                                                                                                                                 |  |  |  |
| 25       | AEN          | 0   | Address enable output. Used to control the system bus for the CPU or DMA. When high, the DMA controller has control of the address bus, data bus and command lines.                                                                                                                                                |  |  |  |
| 51<br>53 | 50<br><br>52 | 1   | Status input pin from the CPU. The internal 82C88 decodes these inputs to generate command and control signals at the appropriate times.                                                                                                                                                                           |  |  |  |
| 54       | LOCK         | 1   | Input pin that indicates that the internal 82C37 is not to gain control of the system bus while lock is active low.                                                                                                                                                                                                |  |  |  |
| 49       | NMI          | 0   | Non-maskable interrupt. An edge trigger (a transition from low to high)<br>output to the 8088 CPU which causes a type 2 interrupt. (a transition<br>from low to high). There are three different sources to generate NMI:<br>one is input from lock, the others are internal parity check logic and INTN<br>input. |  |  |  |



# Pin Description (Continued)

| Pin No.             | Symbol         | I/O | Description                                                                                                                                                                                         |  |  |  |  |
|---------------------|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 48                  | INT            | 0   | Interrupt output, this pin goes high whenever a valid interrupt request is asserted. It is used to interrupt the CPU and is generated from internal 82C59.                                          |  |  |  |  |
| 46                  | INTN           | -   | Input from external 8087 NPX to generate an NMI output to indicate an error condition of 8087.                                                                                                      |  |  |  |  |
| 47                  | RDY            | 0   | Ready output. This output acknowledges the internal wait logic or IORDY input pin, which will complete the data transfer. This signal is active high.                                               |  |  |  |  |
| 27                  | IORDY          | 1   | Input signal used to insert wait state into CPU & DMA bus cycles.                                                                                                                                   |  |  |  |  |
| 71                  | MOE            | 0   | Output signal used to enable the external memory buffer, which is selected by internal memory decoder logic (ROM0-ROM1 & CAS0-CAS2). This line is active low.                                       |  |  |  |  |
| 12                  | DDIR           | 0   | Output signal which controls the direction of pins XD0-XD7. A high of this line indicates data from system to chip, and low on this line indicate data from chip to system.                         |  |  |  |  |
| 74                  | RAS            | 0   | Memory column address, active high.                                                                                                                                                                 |  |  |  |  |
| 75<br>:<br>77       | CAS0<br>CAS2   | 0   | Generated by internal memory decoder logic to strobe DRAM colum<br>address, address range from 00000H to 9FFFFH, total 3 banks for 256K<br>DRAM (max. 640KB). These signals are active high.        |  |  |  |  |
| 73                  | ADDRSEL        | 0   | Address select used to select the DRAM row-address or column-address.<br>A high indicates the row address has been selected and a low indicates<br>the column address is enabled.                   |  |  |  |  |
| 79<br>80            | MA8<br>MA7     | 0   | Provides DRAM chips MA7, MA8 address lines. First cycle is row-address and second cycle is column address and refresh cycle address.                                                                |  |  |  |  |
| 72                  | MPD            | 1/0 | Memory parity data. Inputs when MEMR is active, and outputs when MEMW is active. Used for internal parity-check logic.                                                                              |  |  |  |  |
| 69<br>70            | ROM0<br>ROM1   | 0   | Generated by internal memory decoder logic to enable the external EPROM chips. Address Ranges from F6000H to FFFFH max, to select two 27256s or one 2764 and one 27256. These lines are active low. |  |  |  |  |
| 55<br>:<br>62       | AD0<br>AD7     | 1/0 | Address/Data bus. These eight lines constitute the time in multiplexed memory/IO address & data buses, which are connected directly to the 8088 CPU AD0-AD7 bus.                                    |  |  |  |  |
| 66<br>:<br>63       | A16<br><br>A19 |     | Address bus. These are the four most significant address lines for memory<br>IO operations and are connected directly to the 8088 CPU A16/S3<br>A19/S6 bus.                                         |  |  |  |  |
| 3<br>1<br>100<br>96 | XA0            | 1/0 | Address bus. Comes from system buses AD0-AD7 which are internally latched by ALE during the CPU-Cycle, and are supported by the internal 82C37 during the DMA-Cycle.                                |  |  |  |  |



# Pin Description (Continued)

| Pin No.                         | Symbol         | 1/0 | Description                                                                                                                                                                                                                                                          |
|---------------------------------|----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 85<br>:<br>82                   | XA16<br>XA19   | 0   | Address bus comes from system buses A16-A19 which are outputs only.                                                                                                                                                                                                  |
| 4<br>:<br>11                    | XD0<br><br>XD7 | 1/0 | Data bus outputs when the CPU write is active from the system bus AD0-<br>AD7. Inputs when the CPU read is active or during the DMA cycle.                                                                                                                           |
| 95<br>:<br>92<br>89<br>:<br>86  | XA8            | 1/0 | Address pins A8 through A15 are Bi-directional and are supported by the external 8088 CPU A8-A15 bus during the CPU cycle, and by the internal 82C37 during the DMA cycle.                                                                                           |
| 36<br>::<br>39<br>42<br>:<br>43 | IRQ2           |     | These six input-only signals are used to generate interrupt requests to<br>the CPU from the internal 82C59. IRQ2 is highest priority and IRQ7<br>the lowest. A rising-edge signal will generate an INT output to the CPU<br>if the level of the 82C59 is not masked. |
| 29<br><br>31                    | DRQ1<br>DRQ3   | I   | These three lines are active-high input-only lines used by the peripherals to request DMA cycles, which are connected to the internal 82C37.                                                                                                                         |
| 32<br>:<br>:<br>35              | DACKO          | 0   | These four signals are low-level active output-only signals issued by the internal 82C37 to indicate that the corresponding DRQ has been honored and the 82C37 will take the bus and proceed with the requested DMA cycle.                                           |
| 28                              | тс             | 0   | Terminal count. This signal is an output-only active high signal issued by the internal 82C37. It indicates that one of the DMA channels has reached its preprogrammed number of transfer cycles.                                                                    |
| 13                              | IOCK           | 1   | This is a low-level input-only signal used to report error conditions on<br>the bus-attached interface circuits. This signal when set low, will generate<br>a NMI output.                                                                                            |
| 81                              | КВС            | 1/0 | Keyboard clock. When pulled low by internal logic, will reset the external keyboard. Otherwise the clock generated by the external keyboard is used as data.                                                                                                         |
| 50                              | KBD            | 1/0 | Keyboard data. When pulled low from internal logic KBD will reset the external keyboard, or a serial data transmitting line from the keyboard to the internal logic, which is SYNC'd with the keyboard clock.                                                        |
| 45                              | SPK            | 0   | Generated from the internal 82C53. Can generate a programmable frequency output to drive an external AMP for a speaker.                                                                                                                                              |
| 44                              | MODE           | 0   | Speed indicator. A high on this line indicates the CPU is working in high speed mode, a low on this line indicates the CPU is working in 4.77 MHz mode.                                                                                                              |



## Pin Description (Continued)

| Pin No.              | Symbol | 1/0 | Description                         |
|----------------------|--------|-----|-------------------------------------|
| 16<br>40<br>68<br>91 | VCC    |     | Power supply.                       |
| 15<br>41<br>67<br>90 | GND    | -   | Ground                              |
| 78                   | TEST   |     | This pin is provided for TEST only. |

# Set Up Descriptions

The following set up signals are multiplexed inputs with XA bus, but only available during RST active.

#### (a) Set up Pin Description

| Pin No.         | Symbol               | I/O | Description                                                                          |
|-----------------|----------------------|-----|--------------------------------------------------------------------------------------|
| 3               | IPL                  | 1/0 | 82C55 port C-BIT 0, during port B-BIT 3 = 0.                                         |
| 2               | SW87                 | 1/0 | 82C55 port C-BIT 1, used to decide 8087 existence during port B-BIT3<br>= 0.         |
| 1<br>100        | M1<br>M2             | 1/0 | Memory size setting<br>Port OEOH, Bit 4, 5.                                          |
| 99<br>98        | DISPLAY1<br>DISPLAY2 | 1/0 | 82C55 port C-Bit 0, 1. Used to decide display card type during port B-<br>Bit 3 = 1. |
| <b>97</b><br>96 | DISK1<br>DISK2       | 1/0 | 82C55 port C-Bit 2, 3. Used to decide disk number during port B-Bit 3 = 1.           |
| 86              | HL                   | 1/0 | Select CPU speed, 1 = Low, 0 = High.                                                 |

(b) Set up DIP-SW Description

| SW NO | Description |          | ON   | OFF  | SW NO  | Description |          | ON     | OFF    |
|-------|-------------|----------|------|------|--------|-------------|----------|--------|--------|
| SW-1  |             | Speed    | H1   | LO   | SW-5   | 6-0N        | Disk     | EGA    | CGA    |
| SW-2  |             | 8087     | w/o  | w    | 300-5  | 6-0F        | Туре     | -      | MGA    |
| SW/ 2 | 4-0n        | Mem Size | 640K | 512K | C141 7 | 8-0n        | Disk No. | 1 Disk | 2 Disk |
| SW-3  | 4-Off       |          | -    | 256K | SW-7   | 8-Off       |          | 3 Disk | 4 Disk |



### **Functional Description**

#### **Clock Generator**

The clock generator is the functional equivalent of an 82C84 generator. It also generates the clock for the timer.

#### Features:

- Generates system clock for the 8088.
- Frequency sources are TTL signals
- TTL outputs for peripheral devices.
- Power-up reset for the processor.
- READY synchronization.

#### **Bus Controller**

The bus controller is the functional equivalent of an 8288 for CPU bus operations, and generates the bus controls for CPU operations.

#### Mode Controller

The system clock can be switched via either software or hardware:

Software user can write port  $\phi C\phi H$  to select the system clock. A write command to this port will toggle CPU speed.

Hardware user can utilize a button key or a jumper to XA15 (HL) signal to select the appropriate mode during power on reset.

Each switching manner is independent of the other. Hardware setting is recognized only when RST is active, after then the system clock can be switched only by software.

#### Wait State Generator

When system clock is running at 4.77 MHz, the wait state generator generates one wait state on all CPU I/O and DMA operations. When system clock is 10 MHz, the wait state generator inserts 4 wait states on all CPU I/O operations and 1 wait state on all DMA operations. It also synchronizes the external ready (I/O CHRDY) that may be used to generate wait states for slower I/O devices.

No wait state is inserted for on-board memory access. When the system clock is running at the turbo rate (10 MHz) two wait states will be inserted for memory access on the expansion slots.

Inserted wait state:

| Low | High |
|-----|------|
| 0   | 0    |
| 1   | 4    |
| 0   | 2    |
| 1   | 4    |
| 1   | 1    |
|     | 0    |

#### DMA

The DMA (Direct Memory Access) is the functional equivalent of an 82C37 DMA controller. This function improves the microprocessor's system by allowing external devices to directly transfer information from the system memory. Channel 0 is reserved for the refresh of RAM memory.

#### Features:

- Address increment or decrement.
- Four independent DMA channels.
- Software DMA request. Enable/disable control of individual DMA requests. Independent autoinitialization of all channels.

#### Interrupt Controller

The programmable interrupt controller in the UM82C088 functions as a system-wide interrupt manager in a Turbo XT system, which is compatible to an Intel 82C59 interrupt controller. This function controls when and which I/O device is being serviced by the microprocessor in an efficient manner.

#### Features:

- Eight level priority controller.
- Programmable base vector address.
- Programmable interrupts modes (algorithms).
- Compatible with the 8088.

#### Timer

The timer is the functional equivalent of an 82C53 timer. Channel 0 is tied to interrupt 0, channel 1 is used to generate refresh, and channel 2 is used for the speaker port.

#### Features:

- Three independent 16-bit counters.
- Count binary or BCD.

#### PIO

The PIO is used for system configuration, to control the keyboard and speaker ports, and to enable error checks.

#### **Keyboard Port**

The keyboard port connects to an IBM compatible keyboard.

#### Parity Generator

The parity generator checks and generates even parity for RAM memory.



#### \*Remarks:

- Port 0C0H: Write only.
  A write command to this port will toggle CPU speed.
- (2) Port 0E0H: Status Read only.



#### Programming

The UM82C088 accepts I/O read/write commands from the CPU.

## I/O Address Map

| Address   | Definition                   |
|-----------|------------------------------|
| 000H-01FH | DMA Contoller (82C37)        |
| 020H-03FH | Interrupt Controller (82C59) |
| 040H-05FH | System Timer (82C53)         |
| 060H-07FH | Parallel port (82C55)        |
| 080H-09FH | DMA Page Register (74670)    |
| 0A0H-08FH | NMI Mask Register            |
| 0C0H-0C3H | Change Speed                 |
| 0E0H-0E3H | Status                       |

The timer is programmed the same as the 82C53 timer, the DMA controller is programmed the same as the 82C37 DMA controller, and the interrupt controller is programmed the same as the 82C59 interrupt controller.

## PIO

The PIO is the equivalent of the 82C55 PIO, but it is configured in a fixed way for system configuration, controling the speaker port, and the keyboard port.

#### Keyboard Data Register

The keyboard data register is a read only register that is used to read data from the keyboard. When a character is in the register, interrupt 1 will be sent to the interrupt controller. The register may be cleared by setting bit 7 of the PIO register.

| DC Electrical Characteristics | (V <sub>CC</sub> = 4.75 to 5.25V, T <sub>A</sub> = 0 to 70°C) |
|-------------------------------|---------------------------------------------------------------|
|-------------------------------|---------------------------------------------------------------|

| Symbol           | Parameter                | Min. | Max.                 | Unit | Condition                                                        |
|------------------|--------------------------|------|----------------------|------|------------------------------------------------------------------|
| VIL              | Input Low Voltage        | -0.3 | + 0.8                | V    |                                                                  |
| VIH              | Input High Voltage       | +2.2 | V <sub>CC</sub> +0.3 | V    |                                                                  |
| V <sub>OL</sub>  | Output Low Voltage       |      | +0.4                 | V    | I <sub>OL</sub> = 4.0 mA                                         |
| +OL              |                          |      |                      |      | $I_{OL} = 16.0 \text{ mA} (K_{BC}, K_{BD}, M_{PD} \text{ only})$ |
| V <sub>он</sub>  | Output High Voltage      | +3.0 |                      | v    | I <sub>OH</sub> = -2.0 mA                                        |
| - OH             |                          |      |                      | •    | I <sub>OH</sub> = 8.0 mA (M <sub>PD</sub> only)                  |
| VIHR-            | PG Input Hysteresis      | 0.25 |                      | v    |                                                                  |
| V <sub>ILR</sub> |                          |      |                      |      |                                                                  |
| <sup>I</sup> cc  | Operating Supply Current |      | 50                   | mA   |                                                                  |



# AC Characteristics (V<sub>CC</sub> = 4.75 to 5.25V, T<sub>A</sub> = 0 to 70°C, C<sub>L</sub> = 20pF)

| Cumber 1 | Persentator                                                                | Normal | Speed | High | Speed | Unit |
|----------|----------------------------------------------------------------------------|--------|-------|------|-------|------|
| Symbol   | Parameter                                                                  | Min.   | Max.  | Min. | Max.  | Unit |
| T1       | Input clock period                                                         | 70     |       | 30   |       | ns   |
| T2       | Input clock high time                                                      | 25     | -     | 12   |       | ns   |
| т3       | Input clock low time                                                       | 25     |       | 12   |       | ns   |
| Τ4       | Input clock rising/falling time                                            |        | 3     |      | 3     | ns   |
| Т5       | CPU CLK High time                                                          | 75     | 82    | 38   | 45    | ns   |
| Т6       | CPU CLK Low time                                                           | 125    | 133   | 53   | 61    | ns   |
| Т7       | CPU CLK cycle period                                                       | 210    |       | 100  |       | ns   |
| Т8       | High speed mode change to low speed mode CLK high time                     | 110    | 180   |      |       | ns   |
| Т9       | Low speed mode change to high speed mode<br>CLK high time                  |        |       | 110  | 140   | ns   |
| T10      | RDY delay time                                                             | -10    | 0     | -10  | 0     | ns   |
| T11      | ALE active delay time (from status)                                        | 4      | 20    | 4    | 20    | ns   |
| T12      | ALE inactive delay time (from CLK)                                         | 0      | 15    | 0    | 15    | ns   |
| T13      | Command active delay time (from CLK)                                       | 0      | 15    | 0    | 15    | ns   |
| T14      | Command inactive delay time (from CLK)                                     | 0      | 15    | 0    | 15    | ns   |
| T15      | Status inactive setup time                                                 | 35     |       | 35   |       | ns   |
| ⊤16      | Address (AD0-AD7, XA8-XA15, A16-A19)<br>valid to MOE active/inactive delay |        | 40    |      | 40    | ns   |
|          | Command active/inactive to RAS active/<br>inactive, MEM READ cycle         |        | 6     |      | 6     | ns   |
| T17      | Command active to RAS active,<br>MEM WRITE cycle                           | 37     | 76    | 20   | 39    | ns   |
|          | Command inactive to RAS inactive,<br>MEM WRITE cycle                       | 2      | 41    | 2    | 24    | ns   |
| т18      | Command active to ADDRSEL active delay,<br>MEM READ cycle                  | 36     | 73    | 19   | 36    | ns   |
| 110      | Command active to ADDRSEL active delay, MEM WRITE cycle                    | 106    | 143   | 52   | 69    | ns   |
| т19      | Command inactive to ADDRSEL inactive delay,<br>MEM READ cycle              | 36     | 73    | 19   | 36    | ns   |
| 119      | Command inactive to ADDRSEL inactive delay,<br>MEM WRITE cycle             | 71     | 108   | 34   | 54    | n    |
| т20      | Command active to CAS active delay,<br>MEM READ cycle                      | 106    | 145   | 52   | 71    | n    |
| 120      | Command active to CAS active delay,<br>MEM WRITE cycle                     | 176    | 215   | 83   | 105   |      |
| T21      | Command inactive to CAS inactive delay,<br>MEM READ cycle                  |        | 8     |      | 8     | n    |
| 121      | Command inactive to CAS inactive delay,<br>MEM WRITE cycle                 | 2      | 43    | 2    | 26    | n    |



# AC Characteristics (Continued)

|        |                                                           | Normal | Speed | High | Speed | Unit |
|--------|-----------------------------------------------------------|--------|-------|------|-------|------|
| Symbol | Parameter                                                 | Min.   | Max.  | Min. | Max.  | Unit |
| T22    | Command to MOE delay (ROM cycle)                          |        | 12    | 1000 | 12    | ns   |
| T23    | Command to ROM delay                                      |        | 12    |      | 12    | ns   |
| T24    | XD to AD bus delay                                        |        | 40    |      | 40    |      |
| T25    | Read data hold time                                       | 10     |       | 10   |       | ns   |
| ⊤26    | Command inactive to AD0–AD7 output floating               | 35     |       | 30   |       | ns   |
| T27    | Command active to AD0-AD7 active                          | 95     | 180   | 23   | 105   | ns   |
| T28    | Command active to data valid for on board IOR             | 115    | 210   | 43   | 135   | ns   |
| T29    | AD to XD bus, MPD active                                  |        | 40    |      | 40    | ns   |
| Т30    | AD to XD bus, MPD inactive delay                          |        | 40    |      | 40    | ns   |
| Т31    | Address setup time                                        | 30     |       | 30   |       | ns   |
| T32    | Address hold time                                         | 25     |       | 25   |       | ns   |
| Т33    | CLK to DDIR delay                                         |        | 50    |      | 50    | ns   |
| T34    | On board IOW data setup time                              | 150    |       | 150  |       | ns   |
| T35    | On board IOW data hold time                               | 25     |       | 25   |       | ns   |
| ⊤36    | XA address to MA7, MA8 delay                              |        | 40    |      | 40    | ns   |
| T37    | ADDRSEL to MA7, MA8 delay                                 |        | 10    |      | 10    | ns   |
| T38    | DACKX delay time (from DCLK Low)                          |        | 170   |      | 170   | ns   |
| Т39    | AEN active delay time (from DCLK high)                    |        | 140   |      | 140   | ns   |
| ⊤40    | AEN inactive delay time (from DCLK high)                  | 110    | 140   | 100  | 220   | ns   |
| T41    | XA15—XA0 active delay time (from DCLK high)               |        | 110   |      | 110   | ns   |
| T42    | XA15-XA0 inactive delay time (from DCLK low)              | 110    |       | 100  |       | ns   |
| T43    | XA19-XA16 active delay time (from DACKX active)           |        | 40    |      | 40    | ns   |
| T44    | XA19-XA16 inactive delay time<br>(from DCLK low)          | 110    |       | 100  |       | ns   |
| T45    | DMA read command active delay time<br>from DCLK high)     |        | 150   |      | 150   | ns   |
| ⊤46    | DMA read command inactive delay time<br>(from DCLK high)  |        | 145   |      | 145   | ns   |
| Т47    | DMA write command active delay time<br>(from DCLK high)   |        | 150   |      | 150   | ns   |
| Т48    | DMA write command inactive delay time<br>(from DCLK high) |        | 115   |      | 115   | ns   |
| T49    | DMA cycle DDIR delay time (from AEN)                      |        | 40    |      | 40    | ns   |
| T50    | TC delay time (from DCLK high)                            |        | 40    |      | 40    | ns   |



# **Application Circuits**







































## **Timing Waveforms**



**CPU Timing** 





Read, Write Timing



# Timing Waveforms (Continued)



DMA Cycle Timing