

# IT8680F and IT8680RF & IT8687R

## Super AT I/O Chipset

# **Preliminary Specification V0.5**



Copyright © 1998 ITE, Inc.

This is Preliminary document release. All specifications are subject to change without notice. The material contained in this document supersedes all previous documentation issued for the related products included herein. Please contact ITE, Inc. for the latest document(s).

All sales are subject to ITE's Standard Terms and Conditions, a copy of which is included in the back of this document.

ITE, IT8680F and IT8680RF & IT8687R are trademarks of ITE, Inc.

Intel, Pentium, and MMX are claimed as trademarks by Intel Corp. Cyrix, M1, and SLiC/MP are claimed as trademarks by Cyrix Corp. AMD, AMD-K5, and AMD-K6 are claimed as trademarks by Advanced Micro Devices, Inc. Microsoft and Windows are claimed as trademarks by Microsoft Corporation. PCI is claimed as a trademark by the PCI Special Interest Group. IrDA is claimed as a trademark by the Infrared Data Association. All other trademarks are claimed by their respective owners.

All specifications are subject to change without notice.

Additional copies of this manual or other ITE literature may be obtained from:

| ITE<br>Ma<br>27<br>Sa<br>U.S | E, Inc. (USA West)<br>arketing Department<br>10 Walsh Avenue<br>nta Clara, CA 95051<br>S.A.              | Phone:<br>Fax: | : (408) 980-8168<br>(408) 980-9232            |
|------------------------------|----------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------|
| ITE<br>Ea<br>89<br>Ro<br>U.S | E, Inc. (USA Eastern)<br>Istern U.S.A. Sales Office<br>6 Summit St., #105<br>Jund Rock, TX 78664<br>S.A. | Phone:<br>Fax: | : (512) 388-7880<br>(512) 388-3108            |
| ITE<br>Ma<br>15<br>Ta        | E, Inc.<br>arketing Department<br>F, No. 376, Jen-Ai Road, Sec. 4,<br>ipei, Taiwan 106, R.O.C            | Phone:<br>Fax: | : (02) 2707-9589<br>(02) 2703-3889, 2708-3186 |
| lf you have                  | e any marketing or sales questions, pl                                                                   | ease co        | ntact:                                        |

**David Lin**, at ITE U.S.A: E-mail: <u>david.lin@iteusa.com</u>, Tel: (408) 980-8168 X238, Fax: (408) 980-9232 **Don Gardenhire**, at ITE Eastern USA Office: E-mail: <u>don.gardenhire@iteusa.com</u> Tel: (512) 388-7880, Fax: (512) 388-3108 **Lawrence Liu**, at ITE Taiwan: E-mail: <u>lawrence.liu@ite.com.tw</u>, Tel: 886-2-27079589 X6071, Fax: 886-2-27038389

To find out more about ITE, visit our World Wide Web at: http://www.iteusa.com http://www.ite.com.tw



## CONTENTS

|    | _          | Pa                                                                               | ıge |
|----|------------|----------------------------------------------------------------------------------|-----|
| 1. | Features.  |                                                                                  | 1   |
| 2. | General D  | Description                                                                      | 1   |
| 3. | Pin Confi  | guration                                                                         | 2   |
| 4. | Block Dia  | gram                                                                             | 3   |
| 5. | IT8680F a  | Ind IT8680RF Pin Descriptions                                                    | 4   |
| 6. | Configuri  | ng Sequence Description                                                          | 7   |
|    | 6.1 MB Pn  | P Mode                                                                           | 8   |
|    | 6.2 ISA Pn | P Mode                                                                           | 8   |
|    | 6.2.1      | Plug and Play Operation Sequence                                                 | 9   |
|    | 6.3 Descr  | iption of the Configuration Registers                                            | .10 |
|    | 6.3.1      | Logical Device Base Address                                                      | .14 |
|    | 6.4 Globa  | al Configuration Registers (LDN: All)                                            | .15 |
|    | 6.4.1      | Set RD_DATA Port (Index=00h, ISA PnP)                                            | .15 |
|    | 6.4.2      | Serial Isolation (Index=01h, ISA PnP)                                            | 15  |
|    | 6.4.3      | Configure Control (Index=02h, ISA PnP/MB PnP)                                    | 15  |
|    | 6.4.4      | Wake[CSN] (Index=03h, ISA PnP)                                                   | .15 |
|    | 6.4.5      | Resource Data (Index=04h, ISA PnP)                                               | .15 |
|    | 6.4.6      | Status (Index=05h, ISA PnP)                                                      | .15 |
|    | 6.4.7      | Lagiaal Daviag Number (USN, Index=06h, ISA PhP)                                  | .15 |
|    | 6.4.8      | Logical Device Number (LDN, Index=0/n, ISA PhP/MB PhP)                           | 15  |
|    | 6.4.9      | Chip ID Byte 1 (Index=200, Default=800, MB POP)                                  | 10  |
|    | 6.4.10     | Chip ID Byle 2 (Index=211), Default=00h, MB PhP)                                 | 10  |
|    | 6 4 12     | DrP Logical Davice Enable Degister (Index-22b, Default-00b, MR DrP)              | 16  |
|    | 6 4 13     | Software Suspend (Index=24b, Default=00b, MB PnP)                                | 16  |
|    | 6/1/       | GPIO Function Enable Register [11:8] (Index=25h Default=00h MB PnP)              | 16  |
|    | 6415       | GPIO Function Pin Enable Register [7:0] (Index=26h, Default=00h, MB PnP)         | 16  |
|    | 6416       | Reserved Register (Index=2Fh, Default=00h, MB PnP)                               | 17  |
|    | 6417       | Test Enable Register[7:0] (Index=2Eh, Default=00h, MB PnP)                       | 17  |
|    | 6.5 FDC (  | Configuration Registers (LDN=00h)                                                | .17 |
|    | 6.5.1      | FDC Active (Index=30h, Default=00h, ISA PnP/MB PnP)                              | 17  |
|    | 6.5.2      | FDC I/O Range Check (Index=31h, Default=00h, ISA PnP)                            | .17 |
|    | 6.5.3      | FDC Base Address MSB Register (Index=60h, Default=03h, ISA PnP/MB PnP)           | .17 |
|    | 6.5.4      | FDC Base Address LSB Register (Index=61h, Default=F0h, ISA PnP/MB PnP)           | .17 |
|    | 6.5.5      | FDC Interrupt Level Select (Index=70h, Default=06h, ISA PnP/MB PnP)              | .17 |
|    | 6.5.6      | FDC Interrupt Type (Index=71h, Default=02h, ISA PnP)                             | .17 |
|    | 6.5.7      | FDC DMA Channel Select (Index=74h, Default=02h, ISA PnP/MB PnP)                  | .17 |
|    | 6.5.8      | FDC Special Configuration Register (Index=F0h, Default=00h, MB PnP)              | 18  |
|    | 6.6 Serial | Port 1 Configuration Registers (LDN=01h)                                         | 18  |
|    | 6.6.1      | Serial Port 1 Activate (Index=30h, Default=00h, ISA PnP/MB PnP)                  | .18 |
|    | 6.6.2      | Serial Port 1 I/O Range Check (Index=31h, Default=00h, ISA PnP)                  | .18 |
|    | 6.6.3      | Serial Port 1 Base Address MSB Register (Index=60h, Default=03h, ISA PnP/MB PnP) | 18  |
|    | 6.6.4      | Serial Port 1 Base Address LSB Register (Index=61h, Default=F8h, ISA PnP/MB PnP) | .18 |
|    | 6.6.5      | Serial Port 1 Interrupt Level Select (Index=70h, Default=04h, ISA PnP/MB PnP)    | 18  |
|    | 6.6.6      | Serial Port 1 Interrupt Type (Index=71h, Default=02h, ISA PnP)                   | 18  |
|    | 6.6.7      | Serial Port 1 Special Configuration Register (Index=F0h, Default=00h, MB PnP)    | 18  |
|    | 6.7 Serial | Port 2 Contiguration Registers (LDN=02h)                                         | .19 |
|    | 6.7.1      | Serial Port 2 Activate (Index=30h, Default=00h, ISA PnP/MB PnP)                  | .19 |
|    | 6.7.2      | Serial Port 2 I/O Range Check (Index=31h, Default=00h, ISA PnP)                  | .19 |
|    | 6.7.3      | Serial Port 2 Base Address MSB Register (Index=60h, Default=02h, ISA PnP/MB PnP) | 19  |
|    | 6.7.4      | Serial Port 2 Base Address LSB Register (Index=61h, Default=F8h, ISA PnP/MB PnP) | 19  |

## IT8680F and IT8680RF

|          |                                                                                              | Page    |
|----------|----------------------------------------------------------------------------------------------|---------|
| 6.7.5    | Serial Port 2 Interrupt Level Select (Index=70h, Default=03h, ISA PnP/MB PnP)                | 19      |
| 6.7.6    | Serial Port 2 Interrupt Type (Index=71h, Default=02h, ISA PnP)                               | 19      |
| 6.7.7    | Serial Port 2 Special Configuration Register 1 (Index=F0h, Default=00h, MB PnP)              | 19      |
| 6.7.8    | Serial Port 2 Special Configuration Register 2 (Index=F1h, Default=00h, MB PnP)              | 20      |
| 6.8 Para | allel Port Configuration Registers (LDN=03h)                                                 | 20      |
| 6.8.1    | Parallel Port Activate (Index=30h, Default=00h, ISA PnP/MB PnP)                              | 20      |
| 6.8.2    | Parallel Port I/O Range Check (Index=31h, Default=00h, ISA PhP)                              | 20      |
| 6.8.3    | Parallel Port Base Address MSB Register (Index=60n, Default=03n, ISA PhP/MB PhP)             | 20      |
| 6.8.4    | Parallel Port laterrunt Level Select (Index - 70h, Default 07h, ISA PhP/MB PhP)              | 20      |
| 0.0.0    | Parallel Port Interrupt Type (Index, 7th, Default, 02h, ISA PhP/IVID PhP)                    | 21      |
| 697      | Parallel Port DMA Channel Select (Index=74h, Default=02h, ISA PHP)                           | ZI      |
| 688      | Parallel Port Special Configuration Register (Index=F0h, Default=03h, MB PnP)                | ·····21 |
| 69 PTC   | * & APC Configuration Registers (I DN-0/h)                                                   | ·····21 |
| 691      | RTC Activate (Index=30h Default=01h or 00)h ISA PnP/MB PnP)                                  | 21      |
| 692      | RTC I/O Range Check (Index=31h Default=00h ISA PnP)                                          | 21      |
| 693      | RTC Base Address MSB Register (Index=60h, Default=00h, ISA PnP/MB PnP)                       | 22      |
| 694      | RTC Base Address I SB Register (Index=61h, Default=70h, ISA PnP/MB PnP)                      | 22      |
| 6.9.5    | RTC Interrupt Level Select (Index=70h. Default=08h. ISA PnP/MB PnP)                          |         |
| 6.9.6    | RTC Interrupt Type (Index=71h, Default=02h, ISA PnP)                                         | 22      |
| 6.9.7    | APC Configuration Register 1 (Index=F0h, Default=00h, MB PnP)                                | 22      |
| 6.9.8    | APC Configuration Register 2 (Index=F1h, Default=00h, MB PnP)                                | 23      |
| 6.9.9    | APC Status Register 3 (Index=F2h, Default=00h, MB PnP)                                       | 23      |
| 6.10 KBC | (keyboard) Configuration Registers (LDN=05h)                                                 | 24      |
| 6.10.    | 1 KBC (keyboard) Activate (Index=30h, Default=01h or 00h, ISA PnP/MB PnP)                    | 24      |
| 6.10.2   | 2 KBC(keyboard) I/O Range Check (Index=31h, Default=00h, ISA PnP)                            | 24      |
| 6.10.3   | 3 KBC (keyboard) Data Base Address MSB Register (Index=60h, Default=00h, ISA PnP/ME          | 3 PnP)  |
| 0.40     |                                                                                              | 24      |
| 6.10.4   | 4 KBC (keyboard) Data Base Address LSB Register (Index=61h, Default=60h, PhP ISA/MB          | PnP)    |
| 6 10     | E KBC (keyboard) Command Base Address MSB Basister (Index-62b, Default-00b, ISA D            |         |
| 0.10.3   | D NDC (Reyboard) Command Dase Address MOD Register (mdex=021), Deladit=0011, IOA FI          |         |
| 6 10 (   | FIIF)<br>6 KBC (keyboard) Command Base Address I SB Register (Index-63b, Default-64b, ISA Pr | D/MR    |
| 0.10.    | DrbC (Reyboard) Command base Address LSD Register (index=0511, Deradit=0411, ISA FIT         | 7/IVID  |
| 6 10 -   | 7 KBC (keyboard) Interrunt Level Select (Index-70b, Default-01b, ISA PnP/MB PnP.)            | 24      |
| 6 10 2   | 8 KBC (keyboard) Interrupt Level Gelect (Index=701, Deladit=011, IGA I 11 / MB I 111 )       | 24      |
| 6 10 9   | 9 KBC (keyboard) Special Configuration Register (Index=F0h Default=00h MB PnP)               | 25      |
| 6.11 KBC | (mouse) Configuration Registers (LDN=06h)                                                    |         |
| 6.11.    | 1 KBC (mouse) Activate (Index=30h, Default=00h, ISA PnP/MB PnP)                              |         |
| 6.11.2   | 2 KBC (mouse) Interrupt Level Select (Index=70h, Default=0Ch, ISA PnP/MB PnP)                | 25      |
| 6.11.    | 3 KBC (mouse) Interrupt Type (Index=71h, Default=02h, ISA PnP)                               | 25      |
| 6.11.4   | 4 KBC (mouse) Special Configuration Register (Index=F0h, Default=00h, MB PnP)                | 25      |
| 6.12 GPI | O & Alternate Function Configuration Registers (LDN=07h)                                     | 26      |
| 6.12.    | 1 CS0 Base Address MSB Register (Index=60h, Default=00h, MB PnP)                             | 26      |
| 6.12.2   | 2 CS0 Base Address LSB Register (Index=61h, Default=00h, MB PnP)                             | 26      |
| 6.12.3   | 3 CS1 Base Address MSB Register (Index=62h, Default=00h, MB PnP)                             | 26      |
| 6.12.4   | 4 CS1 Base Address LSB Register (Index=63h, Default=00h, MB PnP)                             | 26      |
| 6.12.    | 5 CS2 Base Address MSB Register (Index=64h, Default=00h, MB PnP)                             | 26      |
| 6.12.0   | 6 CS2 Base Address LSB Register (Index=65h, Default=00h, MB PnP)                             | 26      |
| 6.12.    | 7 Simple I/O Base Address MSB Register (Index=66h, Default=00h, MB PnP)                      | 26      |
| 6.12.8   | 8 Simple I/O Base Address LSB Register (Index=67h, Default=00h, MB PnP)                      | 26      |
| 6 1 2 9  | 9 GPIO Interrupt Level Select (Index=70h Default=00h MB PnP)                                 | 26      |
| 0.12.    |                                                                                              | ~ -     |



Page

|    |     |         |                                                                                          | ge |
|----|-----|---------|------------------------------------------------------------------------------------------|----|
|    |     | 6.12.1  | 1 CS0/CS1/CS2 Control Register (Index=F1h/F2h/F3h, Default=00h, MB PnP)                  | 27 |
|    |     | 6.12.1  | 2 GPIO[7:0] Function Selection Register (Index=F4h, Default=00h, MB PnP )                | 27 |
|    |     | 6.12.1  | 3 Simple I/O[7:0] Direction Selection Register (Index=F5h, Default=00h, MB PnP)          | 27 |
|    |     | 6.12.1  | 4 Zero Wait State Control & Simple I/O Control Register (Index=F6h, Default=00h, MB PnP) | 27 |
|    |     | 6.12.1  | 5 Device Zero Wait State Enable Register (Index=F7h, Default=00h, MB PnP)                | 27 |
|    |     | 6.12.1  | 6 GPIO[11:8] Pin Polarity Register (Index=F8h. Default=00h. MB PnP)                      | 28 |
|    |     | 6.12.1  | 7 GPIO[11:8] Function Selection Register (Index=F9h, Default=00h, MB PnP)                | 28 |
|    |     | 6 12 1  | 8 Simple I/O[11:8] Direction Selection Register (Index=FAb. Default=00h. MB PnP)         | 28 |
|    |     | 6 12 10 | APC POR# & RING# Pin Select Register (Index=FBh_Default=00h_MB PnP)                      | 28 |
| 7  | Eu  | nction  |                                                                                          | 20 |
| 1. | 74  | Cono    | rol Durnoco I/O                                                                          | 20 |
|    | 7.1 | Advo    | rai Fui pose VO                                                                          | 23 |
|    | 7.2 | AUVA    | nceu Fower Supply Control                                                                | 24 |
|    | 1.3 |         | Register Description                                                                     | 31 |
|    |     | 7.3.1   | Digital Output Register (DOR) - (Base Address + 02n)                                     | 31 |
|    |     | 7.3.2   | Main Status Register (MSR) - (Base Address + 04n)                                        | 31 |
|    |     | 7.3.3   | Data Register (FIFO) - (Base Address + 05h)                                              | 32 |
|    |     | 7.3.4   | Digital Input Register (DIR) - (Base Address + 07h)                                      | 32 |
|    |     | 7.3.5   | Diskette Control Register (DCR) - (Base Address + 07h Write)                             | 32 |
|    |     | 7.3.6   | Status Register                                                                          | 32 |
|    |     | 7.3.7   | Reset                                                                                    | 34 |
|    |     | 7.3.8   | Controller Phases                                                                        | 34 |
|    |     | 7.3.9   | Data Transfer Commands Description                                                       | 34 |
|    | 7.4 | Seria   | I Channel Register Description                                                           | 47 |
|    |     | 7.4.1   | Data Register                                                                            | 47 |
|    |     | 7.4.2   | Control Registers: IER, IIR, FCR, DLL, DLM, LCR and MCR                                  | 47 |
|    |     | 7.4.3   | Status Register LSR and MSR                                                              | 51 |
|    |     | 7.4.4   | Reset                                                                                    | 53 |
|    |     | 7.4.5   | Programming                                                                              | 53 |
|    |     | 7.4.6   | Software Reset                                                                           | 54 |
|    |     | 747     | Clock Input Operation                                                                    | 54 |
|    |     | 748     | EIEO Interrupt Mode Operation                                                            | 54 |
|    | 75  | Paral   | lel Port                                                                                 | 55 |
|    | 1.0 | 751     | SPP and FPP Modes                                                                        | 56 |
|    |     | 752     | EDD Operation                                                                            | 57 |
|    |     | 7.5.2   |                                                                                          | 50 |
|    | 76  | Kauh    | aard Controllar (KBC)                                                                    | 65 |
|    | 0.1 |         |                                                                                          | 65 |
|    |     | 7.0.1   | Data Dagistors and Status Dagistor                                                       | 65 |
|    |     | 1.0.2   | Data Registers and Status Register                                                       | CO |
|    |     | 1.0.3   | Program Memory                                                                           | 00 |
|    |     | 1.0.4   | Program Status Word                                                                      | 00 |
|    |     | 7.6.5   | Data Memory                                                                              | 6/ |
|    |     | 7.6.6   |                                                                                          | 67 |
|    |     | 1.6.1   | Timer/Counter Operation                                                                  | 67 |
|    |     | 1.6.8   | IRQ1 and IRQ12                                                                           | 68 |
|    | 7.7 | RTC     | Registers                                                                                | 69 |
|    | 7.8 | FIR C   | Controller                                                                               | 73 |
|    |     | 7.8.1   | FIR Transmit Operation                                                                   | 73 |
|    |     | 7.8.2   | FIR Receive Operation                                                                    | 73 |
|    |     | 7.8.3   | FIR Controller Registers Description                                                     | 75 |
| 8. | DC  | Elect   | rical Characteristics                                                                    | 84 |
| 9. | AC  | Chara   | acteristics ( VCC = 5.0V $\pm$ 5%, Ta = 0°C to + 70°C)                                   | 86 |
| -  | 9.1 | REAL    | ) Cycle Timing                                                                           | 86 |
|    | 9.2 | WRIT    | E Cvcle Timing                                                                           | 86 |
|    |     |         | ,                                                                                        |    |



|                                               | Page |
|-----------------------------------------------|------|
| 9.3 FDC Timing                                | 87   |
| 9.3.1 DMA Operation Timing                    | 87   |
| 9.3.2 Terminal Count, Index                   | 87   |
| 9.3.3 FDD WRITE/READ Operation Timing         | 88   |
| 9.3.4 SEEK Operation Timing                   | 88   |
| 9.4 Serial Port Timing                        | 89   |
| 9.4.1 Transmitter.                            | 89   |
| 9.4.2 Modem                                   | 90   |
| 9.4.3 Receiver                                | 91   |
| 9.4.4 IrDA Receive Timing                     | 91   |
| 9.4.5 IrDA Transmit Timing                    | 92   |
| 9.4.6 ASKIR Receive Timing                    | 92   |
| 9.4.7 ASKIR Transmit Timing                   | 93   |
| 9.5 Parallel Port Timing                      | 93   |
| 9.5.1 Control Signal Delay Time               | 93   |
| 9.5.2 Interrupt Request Timing                | 94   |
| 9.6 EPP Address or DATA WRITE Cycle           | 95   |
| 9.7 EPP Address or DATA READ Cycle            | 96   |
| 9.8 ECP Parallel Port Forward Timing Diagram  |      |
| 9.9 ECP Parallel Port Backward Timing Diagram |      |
| 10. Package Information                       |      |
| 11. Ordering Information                      |      |

## TABLES

#### Page

| Table 6-1. Global Configuration Registers                    |
|--------------------------------------------------------------|
|                                                              |
| Table 6-2. FDC Configuration Registers11                     |
| Table 6-3. Serial Port 1 Configuration Registers11           |
| Table 6-4. Serial Port 2 Configuration Registers11           |
| Table 6-5. Parallel Port Configuration Registers12           |
| Table 6-6. RTC & APC Configuration Registers12               |
| Table 6-7. KBC(Keyboard) Configuration Registers12           |
| Table 6-8. KBC(Mouse) Configuration Registers13              |
| Table 6-9. GPIO & Alternate Function Configuration Registers |
| Table 6-10. Base Address of Logical Devices14                |
| Table 7-1. Digital Output Register (DOR)                     |
| Table 7-2. Main Status Register (MSR)                        |
| Table 7-3. Digital Input Register (DIR)    32                |
| Table 7-4. Diskette Control Register (DCR)    32             |
| Table 7-5. Status Register 0                                 |
| Table 7-6. Status Register 1                                 |
| Table 7-7. Status Register 2    33                           |
| Table 7-8. Status Register 3                                 |
| Table 7-9. Command Symbol Description                        |
| Table 7-10. Effects of MT and N Bits                         |
| Table 7-11. Description of the READ DATA Command             |
| Table 7-12 Description of the READ DELETED DATA Command      |
| Table 7-13 Description of the READ A TRACK Command           |
| Table 7.14 Description of the WRITE DATA Command             |



|                                                                            | Page |
|----------------------------------------------------------------------------|------|
| Table 7-15. Description of the WRITE DELETED DATA Command                  | 41   |
| Table 7-16. Description of the FORMAT A TRACK Command                      | 42   |
| Table 7-17. Description of the READ ID Command                             | 43   |
| Table 7-18. Description of the RE-CALIBRATE Command                        | 43   |
| Table 7-19. Description of the SEEK Command                                | 44   |
| Table 7-20. Interrupt Identification of the SENSE INTERRUPT STATUS Command | 44   |
| Table 7-21. Description of the SENSE INTERRUPT STATUS Command              | 45   |
| Table 7-22. Description of the SENSE DRIVE STATUS Command                  | 45   |
| Table 7-23. Description of the SPECIFY Command                             | 45   |
| Table 7-24. Description of the INVALID Command                             | 46   |
| Table 7-25. Serial Channel Registers                                       | 47   |
| Table 7-26. Interrupt Identification Register                              | 48   |
| Table 7-27. Baud Rates Using (24MHz ÷ 13) Clock                            | 49   |
| Table 7-28. Modem Control Register Bits                                    | 51   |
| Table 7-29. Line Status Register Bits                                      | 52   |
| Table 7-30. Modem Status Register Bits                                     | 53   |
| Table 7-31. Reset Control of Register and Pinout Signals                   | 53   |
| Table 7-32. Parallel Port Connector in Different Modes                     | 55   |
| Table 7-33. Address Map and Bit Map for SPP and EPP Modes                  | 56   |
| Table 7-34. Bit Map of the ECP Registers                                   | 58   |
| Table 7-35. ECP Register Definitions                                       | 59   |
| Table 7-36. ECP Mode Descriptions                                          | 59   |
| Table 7-37. ECP Pin Descriptions                                           | 60   |
| Table 7-38. Extended Control Register (ECR) Mode and Description           | 62   |
| Table 7-39. Data Register READ/WRITE Controls                              | 66   |
| Table 7-40. RTC Register Address Map                                       | 69   |
| Table 7-41. RTC Control Register A (CRA)                                   | 70   |
| Table 7-42. Periodic Interrupt Rates Select                                | 70   |
| Table 7-43. RTC Control Register B (CRB)                                   | 71   |
| Table 7-44. RTC Control Register C (CRC)                                   | 72   |
| Table 7-45. RTC Control Register D (CRD)                                   | 72   |
| Table 7-46. FIR Controller Registers Summary                               | 75   |
| Table 9-1. READ Cycle Timing                                               | 86   |
| Table 9-2. WRITE Cycle Timing                                              | 86   |
| Table 9-3. DMA Operation Timing of FDC Timing                              | 87   |
| Table 9-4. Terminal Count, Index of FDC Timing                             | 87   |
| Table 9-5. FDD WRITE/READ Operation Timing of FDC Timing                   | 88   |
| Table 9-6. SEEK Operation Timing of FDC Timing                             | 88   |
| Table 9-7. Transmitter of Serial Port Timing                               | 89   |
| Table 9-8. Modem of Serial Port Timing                                     | 90   |
| Table 9-9. Receiver of Serial Port Timing                                  | 91   |
| Table 9-10. IrDA Receive Timing of Serial Port Timing                      | 91   |
| Table 9-11. IrDA Transmit Timing of Serial Port Timing                     | 92   |
| Table 9-12. ASKIR Receive Timing of Serial Port Timing                     | 93   |
| Table 9-13. ASKIR Transmit timing of Serial Port Timing                    | 93   |
| Table 9-14. Control & Status Setup/Hold Time of Parallel Port Timing       | 94   |
| Table 9-15. Control Signal Delay Time of Parallel Port Timing              | 94   |
| Table 9-16. EPP Address or DATA WRITE Cycle                                | 95   |
| Table 9-17. EPP Address or DATA READ Cycle                                 | 97   |
| Table 9-18. ECP Parallel Port Forward Timing                               | 98   |
| Table 9-19. ECP Parallel Port Backward Timing                              | 98   |
|                                                                            |      |



## **FIGURES**

# PageFigure 6-1. Configuration Sequence Flow Chart..7Figure 6-2. PnP State Transition..9Figure 7-1. General Logic of GPIO Function..30Figure 7-2. Keyboard Controller System Interface..65Figure 7-3. Status Register.66Figure 7-4. Program Status Word.66Figure 7-5. Data Memory Configuration.67Figure 7-6. Instruction Timing and Timer/Counter Operation..67Figure 7-7. Time Waveform for FIR Transmit Operation..73Figure 7-8. Time Waveform for FIR Receive Operation..74



**Preliminary V0.5** 

Specifications subject to Change without Notice

#### 1. Features

#### Plug and Play v1.0a compliant

- Built-in resource data ROM
- Six (6) logical devices
- 16-bit address decoding
- Eleven (11) selectable IRQs
- Four (4) selectable DMA channels
- PC 97/98 I/O solution (PC99 Ready)
- Supports IRQ sharing

#### ■ 2.88MB floppy disk controller

- 48mA direct output driver
- Enhanced digital data separator
- A and B drives can be logically swapped via registers
- 3-Mode drives supported
- Supports automatic write protection via software
- Supports two 360K/ 720K/ 1.2M/ 1.44M/ 2.88M floppy disk drives
- Multi-mode high performance parallel port
  - Standard mode -- bi-directional SPP
  - Enhanced mode -- EPP v1.7 and EPP v1.9 compliant
  - High speed mode -- ECP, IEEE1284 compliant
  - Backdrive current protection
  - Printer power-on damage protection

#### 2. General Description

IT8680F and IT8680RF Giga I/O are user friendly, low cost peripheral controllers. They provide an ideal solution for the Microsoft® PC97/98 (PC99 readv) system requirements. No N.V. memory is needed to store resource data for Plug and Play system applications.

IT8680F and IT8680RF consist of six (6) logical devices. One high-performance 2.88MB floppy disk controller, with digital data separator, supports two (2) 360K/ 720K/ 1.2M/ 1.44M/ 2.88M floppy disk drives. One multimode high- performance parallel port features the bi-directional Standard Parallel Port (SPP), the Enhanced Parallel Port (EPP, v1.7 and v1.9 are supported), and the IEEE1284 compliant Extended Capabilities Port (ECP).

#### Advanced power control Serial ports

- Supports two 16C550 standard compatible enhanced serial ports
- Supports SIR or ASKIR -
- Only IT8680RF supports MIR or FIR
- MIDI compatible

#### Real Time Clock

- 146818 compatible
- 28-byte CMOS RAM
- Binary or BCD data format for time, alarm and calendar
- Daylight saving function
- 12- or 24-hour format for hours and hour alarm register
- Typical 1  $\mu$ A, maximum 2  $\mu$ A standby current

#### Keyboard Controller

- 8042 compatible
- 2KB programmable ROM
- 256-byte data RAM
- GateA20 and Keyboard reset output
- Fast hardware Gate A20
- Supports key lock function
- Supports PS/2 mouse
- Five (5) volt operation
- 100 pin QFP package

Two 16C550 standard compatible enhanced UARTs perform asynchronous communication with enhanced wireless IrDA1 (HPSIR), MIR, FIR or ASKIR protocols. In addition, there is one Real Time Clock of 128-byte CMOS RAM with very low standby current; and one 8042 compatible Keyboard Controller with 2K programmable ROM for customer specification.

These six (6) logical devices can be individually enabled or disabled via software configuration registers. IT8680F and IT8680RF utilize power-saving circuitry to reduce power consumption. Once a logical device is disabled, the inputs are gated inhibit, outputs are tristated, and the input clock is disabled. In effect, IT8680F and IT8680RF are high-performance, low power consumption I/O devices.

IT8680F and IT8680RF I/O Buffer Chip

ITPA-PN-97010 W.B. Apr.06



#### 3. Pin Configuration



\*NOTE: IRRXH is available for IT8680RF only.



## 4. Block Diagram



\* Note: FIR is included in IR I/F for IT8680RF.

## 5. IT8680F and IT8680RF Pin Descriptions

| Table 5-1. Signal Nam | es (by pin numbers i | n alphabetical order) |
|-----------------------|----------------------|-----------------------|
|-----------------------|----------------------|-----------------------|

| Pin No. | Symbol       | I/O   | Description                                                                                                                                                                               |
|---------|--------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | DRVA#        | O48   | FDD drive A enable, active low                                                                                                                                                            |
| 2       | MOTEB#       | O48   | FDD Motor B enable, active low                                                                                                                                                            |
| 4       | DIR#         | O48   | FDC Head Direction, step in when low, step out when high during a SEEK operation                                                                                                          |
| 5       | STEP#        | O48   | FDC Step pulse output, active low                                                                                                                                                         |
| 6       | WDATA#       | O48   | FDC Write serial data to the drive, active low                                                                                                                                            |
| 7       | WGATE#       | O48   | FDC Write enable identify, active low                                                                                                                                                     |
| 8       | SIDE1#       | O48   | Floppy disk side 1 select, active low                                                                                                                                                     |
| 9       | INDEX#       | IS    | FDC Index, active low. Indicates the beginning of a disk track.                                                                                                                           |
| 10      | TK00#        | IS    | Floppy Disk Track 0, active low. Indicates that the head of the selected drive is on track 0.                                                                                             |
| 11      | WPT#         | IS    | FDD Write Protect, active low. Indicates that the disk of the selected drive is write-protected.                                                                                          |
| 12      | RDATA#       | IS    | Read Disk Data, active low, serial data input from FDD                                                                                                                                    |
| 13      | DSKCHG#      | IS    | Floppy Disk Change, active low. This is an input pin that senses whether the drive door has been opened or a diskette has been changed.                                                   |
| 14      | CLKIN        | IS    | 24 MHz Clock Input                                                                                                                                                                        |
| 15-26   | SA0-11       | IS    | ISA I/O Address 0-11                                                                                                                                                                      |
| 27      | IRQ12/GPIO11 | I/O24 | Interrupt Requests 12. The logical devices of IT8680F and IT8680RF can be mapped to individual IRQx via configuration register (0x70). The second function is General Purpose I/O pin 11. |
| 29      | IRQ11/GPIO10 | I/O24 | Interrupt Requests 11. The logical devices of IT8680F and IT8680RF can be mapped to individual IRQx via configuration register (0x70). The second function is General Purpose I/O pin 10. |
| 30      | IRQ10/GPIO9  | I/O24 | Interrupt Requests 10. The logical devices of IT8680F and IT8680RF can be mapped to individual IRQx via configuration register (0x70). The second function is General Purpose I/O pin 9.  |
| 31      | IRQ9/GPIO8   | I/O24 | Interrupt Requests 9. The logical devices of IT8680F and IT8680RF can be mapped to individual IRQx via configuration register (0x70). The second function is General Purpose I/O pin 8.   |
| 32-38   | IRQ8-3,1     | O12   | Interrupt Requests 8-3, 1. The logical devices of IT8680F and IT8680RF can be mapped to individual IRQx via configuration register (0x70).                                                |
| 39      | IOR#         | IS    | Read Strobe, active low                                                                                                                                                                   |
| 40      | IOW#         | IS    | Write Strobe, active low                                                                                                                                                                  |
| 42-49   | SD0-SD7      | I/O24 | 8-bit bi-directional data bus                                                                                                                                                             |

| Table 5-1. Sig | nal Names (by pin num | bers in alphabetical o | order) [cont'd] |
|----------------|-----------------------|------------------------|-----------------|

| Pin No.      | Symbol           | I/O           | Description                                                                                                                                                                                                                                                 |
|--------------|------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 50-52,<br>54 | DRQ0-3           | OP12          | DMA Request 0, 1, 2, 3. The logical devices of IT8680F and IT8680RF can be mapped to individual DRQx by configuration register (0x74). These signals are cleared by going low DACK 0, 1, 2, 3, respectively. These signals are generated by RAD 0 $\sim$ 2. |
| 55           | ТС               | IS            | Terminal Count; active high indicates that the data transfer is complete.                                                                                                                                                                                   |
| 56           | IOCHRDY          | OD24          | I/O Channel Ready. It extends the READ/WRITE command of the EPP mode operation.                                                                                                                                                                             |
| 57           | KDAT             | OD16          | Keyboard data output                                                                                                                                                                                                                                        |
| 58           | KCLK             | OD16          | Keyboard clock output                                                                                                                                                                                                                                       |
| 59           | MDAT/ GPIO0      | I/OD16        | PS/2 mouse data output. The second function is General Purpose I/O pin 0.                                                                                                                                                                                   |
| 60           | MCLK/ GPIO1      | I/OD16        | PS/2 mouse clock output. The second function is General Purpose I/O pin 1.                                                                                                                                                                                  |
| 61           | KRST#/ GPIO2     | I/OD16        | Keyboard reset output . The second function is General Purpose I/O pin 2.                                                                                                                                                                                   |
| 62           | IRRXL/ GPIO3     | I/O8          | Low frequency infrared data stream input. The second function is General Purpose I/O pin 3.                                                                                                                                                                 |
| 63           | IRTX/ GPIO4      | I/O16         | Infrared data stream output. The second function is General Purpose I/O pin 4.                                                                                                                                                                              |
| 64           | IRRXH*/ GPIO5    | I/O8          | IT8680 RF function is high frequency infrared data stream input pin. The second function is General Purpose I/O pin 5 and applies to both IT8680RF and IT8680F.                                                                                             |
| 65           | GA20/ GPIO6      | IOD16         | Gate Address20. The second function is General Purpose I/O pin 6.                                                                                                                                                                                           |
| 66           | RAD0             | IS            | ISA signal encoding input pin 0                                                                                                                                                                                                                             |
| 67           | RAD1             | IS            | ISA signal encoding input pin 1                                                                                                                                                                                                                             |
| 68           | RAD2             | IS            | ISA signal encoding input pin 2                                                                                                                                                                                                                             |
| 69           | UIF0/SWITCH#     | I/O12         | Serial ports 1,2 TX1, TX2, RTS1, RTS2, DTR1, DTR2 mixing-signal output pin / Main power ON-OFF switch input                                                                                                                                                 |
| 70           | UIF1             | IS            | Serial port 1 signals RLSD1,RX1,DSR1,CTS1, RI1 mixing-signal input pin.                                                                                                                                                                                     |
| 71           | UIF2             | IS            | Serial port 2 signals RLSD2, RX2, DSR2, CTS2, R12 mixing-signal input pin.                                                                                                                                                                                  |
| 72           | UIF3             | O12           | Serial ports 1,2 transfer cycle indicator.                                                                                                                                                                                                                  |
| 73           | UIF4             | 012           | Serial ports 1,2 signals sample clock output.                                                                                                                                                                                                               |
| 74           | PWRON#/<br>GPIO7 | OD16<br>I/O16 | Main Power ON-OFF control output. The second function is General Purpose I/O pin 7.                                                                                                                                                                         |
| 76           | X1               | <u> </u>      | RTC 32KHz crystal oscillator amplifier input                                                                                                                                                                                                                |
| 77           | X2               | 0             | RTC 32KHz crystal oscillator amplifier output                                                                                                                                                                                                               |
| 79           | SLCT             | IS            | Printer Select. This signal goes high when the line printer has been selected.                                                                                                                                                                              |

| Pin No.        | Symbol  | I/O   | Description                                                                                                                                                                          |
|----------------|---------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 80             | PE      | IS    | Printer Paper End. This signal is set high by the printer when it runs out of paper.                                                                                                 |
| 81             | BUSY    | IS    | Printer Busy. This signal goes high when the line printer has a local operation in progress and cannot accept data.                                                                  |
| 82             | ACK#    | IS    | Printer Acknowledge. This signal goes low to indicate that the printer has already received a character and is ready to accept another.                                              |
| 84-91          | PD7-0   | I/O24 | Parallel Port Data Bus. This bus provides a byte-wide input or output to the system. The eight (8) lines are held in a high impedance state when the port is deselected.             |
| 92             | SLIN#   | O24   | Printer Select Input. When low, the printer is selected. This signal is derived from the complement of bit 3 of the printer control register.                                        |
| 93             | INIT#   | O24   | Printer Initialize, active low. This signal is derived from bit 2 of the printer control register, and is used to initialize the printer.                                            |
| 94             | ERR#    | IS    | Printer Error, when active low it indicates that the printer has encountered an error. The error message can be read from bit 3 of the printer status register.                      |
| 95             | AFD#    | O24   | Printer Autofeed, active low. This signal is derived from the complement of bit<br>1 of the printer control register, and is used to advance one line after each line<br>is printed. |
| 96             | STB#    | O24   | Printer Strobe, active low. This signal is the complement of bit 0 of the printer control register, and is used to strobe the printing data into the printer.                        |
| 98             | DENSEL# | O48   | DENSEL# is high for high data rates (500Kbps, 1 Mbps)<br>DENSEL# is low for low data rates (250Kbps, 300Kbps)                                                                        |
| 99             | MOTEA#  | O48   | FDD Motor A enable, active low                                                                                                                                                       |
| 100            | DRVB#   | O48   | FDD drive B enable, active low                                                                                                                                                       |
| 3,41,<br>53,83 | GND     |       | Ground                                                                                                                                                                               |
| 75             | VBAT    |       | RTC backup power                                                                                                                                                                     |
| 28,97          | VCC     |       | +5V power                                                                                                                                                                            |
| 78             | VCCH    |       | VCC Help Power; acts as an input pin of power to RTC or APC when power supply is plugged in but switched off (i.e. VCCH is less than VBAT by at least 0.5V).                         |

#### Table 5-1. Signal Names (by pin numbers in alphabetical order) [cont'd]

\*Note: IRRXH is available for IT8680RF only.



#### 6. Configuring Sequence Description

After the hardware reset or power-on reset, IT8680F and IT8680RF enter the normal mode with all logical devices disabled except KBC & RTC. The initial states (enable bits) of these two logical devices are determined by the state of pins UIF3 and UIF4 at the falling edge of the system reset during power-on reset. There are two configuration modes for IT8680F and IT8680RF: MB PnP mode and ISA PnP mode.



Figure 6-1. Configuration Sequence Flow Chart



#### 6.1 MB PnP Mode

There are three (3) steps to complete configuration setup: (1) Enter the MB PnP Mode; (2) Modify the data of configuration registers; (3) Exit the MB PnP Mode. Without normal exiting, it may cause undesired results.

(1) Enter the MB PnP Mode

To enter the MB PnP Mode, 36 special I/O write operations are to be performed during Wait for Key state. To insure the initial state of the key-check logic, it is first necessary to perform two (2) write operations to the Address port (279h) of the ISA PnP.

The Entering Key includes two (2) steps. The first four (4) bytes are used to determine the I/O address and data port of configuration register. The other 32 bytes are written to the port determined by the first four bytes. All 36 bvtes must be written properly and sequentially; otherwise, it will cause a failure in the MB PnP Mode while performing any IOR/IOW command to other I/O ports. To avoid this situation, we suggest that programmers disable interrupts when performing the 36 write operations. The corresponding sequential data for the first four (4) bytes are as follows:

|    | I/O Address port    | Data port |      |
|----|---------------------|-----------|------|
|    | 86h, 80h, 55h, 55h; | 3F0h      | 3F1h |
| or | 86h, 80h, 55h, AAh; | 3BDh      | 3BFh |
| or | 86h, 80h, AAh, 55h; | 370h      | 371h |

The sequential data for the other 32 bytes (same as the initial key of ISA PnP, but written to different I/O ports) are listed below in hexadecimal numeration:

| 6A, | B5, | DA, | ED, | F6, | FB, | 7D, | BE, |
|-----|-----|-----|-----|-----|-----|-----|-----|
| DF, | 6F, | 37, | 1B, | 0D, | 86, | C3, | 61, |
| B0, | 58, | 2C, | 16, | 8B, | 45, | A2, | D1, |
| E8, | 74, | 3A, | 9D, | CE, | E7, | 73, | 39, |

(2) Modify the Data of the Registers

All configuration registers can be accessed after entering the MB PnP Mode. However, modifying the data of the registers marked only for ISA PnP may cause undesired errors. Before accessing a selected register, the content of Index 07h must be changed to the LDN to which the register belongs. Some registers, with Index 25h, 26h, 2Eh, and 2Fh, cannot be effective unless the last step is completed.

(3) Exit the MB PnP Mode

Set bit 1 of the configure control register (Index 02h) to "1" to exit the MB PnP Mode.

#### 6.2 ISA PnP Mode

This mode is ISA PnP standard compliant. (Please refer to Plug and Play, ISA Spec. V1.0A for detailed descriptions.). In this mode, only some configuration registers of this chip can be accessed. The enable register for the PnP logical device must be asserted prior to entering the MB PnP Mode. Since the LDNs are dynamic, users can assign logical devices to be configured by ISA Plug and Play V1.0a protocol since they always remain enabled in PC systems and thus utilize fixed resources.



Figure 6-2. PnP State Transition

#### 6.2.1 Plug and Play Operation Sequence

Refer to Figure 6-2, the PnP State Transition. Here is an example of a procedure to be followed for IT8680F and IT8680RF setup. It is optional and not the only sequence of events that may occur. For any state and at any time, all valid commands can be received and followed with a proper feedback response.

- a. At power up or when the RESET signal is activated:
  - -The Card Select Number (CSN) is set to "0X00".
  - All configuration registers for logical devices are set to their internal power-on default values.
- b. The Linear Feedback Shift Register (LFSR) is reset to its initial state (0X6A).
- c. Entering the "Wait for Key" state. IT8680F and IT8680RF enter this state within 1.5ms after RESET signal or RESET command.

The initiation key is written to IT8680F and IT8680RF. Each value of the initiation key is calculated after shifting the LFSR by one clock for each write, and the written data is compared with the calculated (expected) data. In this state, the chip will reset the LFSR to "0X6A" whenever it receives a write from the address port that does not match the current value in the LFSR.

- d. Once the initiation key is correctly received, the chip enters "Sleep" state (the auto configuration ports are enabled).
- e. The system sends a WAKE[CSN=0] command to switch the chip into "Isolation" state.
- f. The system sets the RD\_DATA port to an arbitrary address.
- g. The system performs the isolation protocol by sending a sequence of 72 pairs of I/O READ operations. (Refer to Hardware Protocol in ISA PnP Specification V1.0a.)



- h. Provided that IT8680F and IT8680RF pass the isolation protocol, the system sets the CSN to a non-zero value (assigned OUR\_CSN) and IT8680F and IT8680RF enter the "Configuration" state.
- i. The system reads the resource data from IT8680F and IT8680FF.
- j. The system switches IT8680F and IT8680RF into the "Sleep" state by sending a "Wake" command with a CSN that is different from OUR\_CSN. When IT8680F and IT8680RF are in "Sleep" state, the system can perform operations from other Plug and Play chips.
- k. The system sends a "WAKE[OUR\_CSN]" command; IT8680F and IT8680RF return to the "Configuration" state.
- I. The system sets the logical device information and activates each of the logical devices.
- m. The system sends other commands.
- n. The system sends a "Wait for Key" command; IT8680F and IT8680RF return

to the "Wait for Key" state (the autoconfiguration ports are disabled).

#### Notes:

- \* At power-on or when the RESET signal is activated, go to Step a.
- \*\* When a Wait for "Key command" is received, go to Step b.

#### 6.3 Description of the Configuration Registers

All the registers will be reset to the default state when RESET is activated. When the RESET command is asserted (configure control bit0), the test registers and the registers which can be accessed during the ISA PnP mode, will be reset to their initial values (default values) in either the ISA PnP mode or the MB PnP mode; while the others (cannot be accessed during the ISA PnP mode) will be reset to the default values only in the MB PnP mode. Other registers, with Index=22h, 23h, 24h, or 25h and APC registers, are reset by the RESET command.

| Configuration Port | 0X0279H | write-only |
|--------------------|---------|------------|
| Write-data Port    | 0X0A79H | write-only |

| LDN <sup>*1</sup> | Index | R/W | Reset | Access Mode    | Configuration Register or Action                |
|-------------------|-------|-----|-------|----------------|-------------------------------------------------|
| All               | 00h   | W   | NA    | ISA PnP        | Set RD_DATA port                                |
| All               | 01h   | R   | NA    | ISA PnP        | Serial Isolation                                |
| All               | 02h   | W   | NA    | ISA PnP/MB PnP | Configure Control                               |
| All               | 03h   | W   | NA    | ISA PnP        | Wake[CSN]                                       |
| All               | 04h   | R   | NA    | ISA PnP        | Resource Data                                   |
| All               | 05h   | R   | NA    | ISA PnP        | Status                                          |
| All               | 06h   | R/W | 00h   | ISA PnP        | Card Select Number(CSN)                         |
| All               | 07h   | R/W | NA    | ISA PnP/MB PnP | Logical Device Number(LDN)                      |
| All               | 20h   | R   | 86h   | MB PnP         | Chip ID Byte 1                                  |
| All               | 21h   | R   | 80h   | MB PnP         | Chip ID Byte 2                                  |
| All               | 22h   | R/W | 00h   | MB PnP         | Version/PnP ROM Select                          |
| All               | 23h   | R/W | 00h   | MB PnP         | PnP Logical Device Enable Register              |
| All               | 24h   | R/W | 00h   | MB PnP         | Software Suspend(except KBC, RTC)               |
| 07h <sup>*2</sup> | 25h   | R/W | 00h   | MB PnP         | UIF Control/GPIO Function Enable Register[11:8] |
| 07h <sup>*2</sup> | 26h   | R/W | 00h   | MB PnP         | GPIO Function Enable Register[7:0]              |
| F4h <sup>*2</sup> | 2Eh   | R/W | 00h   | MB PnP         | Reserved                                        |
| F4h <sup>*2</sup> | 2Fh   | R/W | 00h   | MB PnP         | Test Enable Register[7:0]                       |

#### **Table 6-1. Global Configuration Registers**



| Table 6-2. FDC Configuration Registers |       |     |       |                |                                    |  |  |  |
|----------------------------------------|-------|-----|-------|----------------|------------------------------------|--|--|--|
| LDN <sup>*1</sup>                      | Index | R/W | Reset | Access Mode    | Configuration Register or Action   |  |  |  |
| 00h                                    | 30h   | R/W | 00h   | ISA PnP/MB PnP | FDC Activate                       |  |  |  |
| 00h                                    | 31h   | R/W | 00h   | ISA PnP        | FDC I/O Range Check                |  |  |  |
| 00h                                    | 60h   | R/W | 03h   | ISA PnP/MB PnP | FDC Base Address MSB Register      |  |  |  |
| 00h                                    | 61h   | R/W | F0h   | ISA PnP/MB PnP | FDC Base Address LSB Register      |  |  |  |
| 00h                                    | 70h   | R/W | 06h   | ISA PnP/MB PnP | FDC Interrupt Level Select         |  |  |  |
| 00h                                    | 71h   | R   | 02h   | ISA PnP        | FDC Interrupt Type                 |  |  |  |
| 00h                                    | 74h   | R/W | 02h   | ISA PnP/MB PnP | FDC DMA Channel Select             |  |  |  |
| 00h                                    | F0h   | R/W | 00h   | MB PnP         | FDC Special Configuration Register |  |  |  |

#### Table 6-3. Serial Port 1 Configuration Registers

| LDN <sup>*1</sup> | Index | R/W | Reset | Access Mode    | Configuration Register or Action             |
|-------------------|-------|-----|-------|----------------|----------------------------------------------|
| 01h               | 30h   | R/W | 00h   | ISA PnP/MB PnP | Serial Port 1 Activate                       |
| 01h               | 31h   | R/W | 00h   | ISA PnP        | Serial Port 1 I/O Range Check                |
| 01h               | 60h   | R/W | 03h   | ISA PnP/MB PnP | Serial Port 1 Base Address MSB Register      |
| 01h               | 61h   | R/W | F8h   | ISA PnP/MB PnP | Serial Port 1 Base Address LSB Register      |
| 01h               | 70h   | R/W | 04h   | ISA PnP/MB PnP | Serial Port 1 Interrupt Level Select         |
| 01h               | 71h   | R   | 02h   | ISA PnP        | Serial Port 1 Interrupt Type                 |
| 01h               | F0h   | R/W | 00h   | MB PnP         | Serial Port 1 Special Configuration Register |

#### Table 6-4. Serial Port 2 Configuration Registers

| LDN <sup>*1</sup> | Index | R/W | Reset | Access Mode    | Configuration Register or Action               |
|-------------------|-------|-----|-------|----------------|------------------------------------------------|
| 02h               | 30h   | R/W | 00h   | ISA PnP/MB PnP | Serial Port 2 Activate                         |
| 02h               | 31h   | R/W | 00h   | ISA PnP        | Serial Port 2 I/O Range check                  |
| 02h               | 60h   | R/W | 02h   | ISA PnP/MB PnP | Serial Port 2 Base Address MSB Register        |
| 02h               | 61h   | R/W | F8h   | ISA PnP/MB PnP | Serial Port 2 Base Address LSB Register        |
| 02h               | 70h   | R/W | 03h   | ISA PnP/MB PnP | Serial Port 2 Interrupt Level Select           |
| 02h               | 71h   | R   | 02h   | ISA PnP        | Serial Port 2 Interrupt Type                   |
| 02h               | F0h   | R/W | 00h   | MB PnP         | Serial Port 2 Special Configuration Register 1 |
| 02h               | F1h   | R/W | 00h   | MB PnP         | Serial Port 2 Special Configuration Register 2 |

| LDN <sup>*1</sup> | Index | R/W | Reset             | Access Mode    | Configuration Register or Action             |
|-------------------|-------|-----|-------------------|----------------|----------------------------------------------|
| 03h               | 30h   | R/W | 00h               | ISA PnP/MB PnP | Parallel Port Activate                       |
| 03h               | 31h   | R/W | 00h               | ISA PnP        | Parallel Port I/O Range Check                |
| 03h               | 60h   | R/W | 03h               | ISA PnP/MB PnP | Parallel Port Base Address MSB Register      |
| 03h               | 61h   | R/W | 78h               | ISA PnP/MB PnP | Parallel Port Base Address LSB Register      |
| 03h               | 70h   | R/W | 07h               | ISA PnP/MB PnP | Parallel Port Interrupt Level Select         |
| 03h               | 71h   | R   | 02h               | ISA PnP        | Parallel Port Interrupt Type                 |
| 03h               | 74h   | R/W | 03h               | ISA PnP/MB PnP | Parallel DMA Channel Select <sup>*3</sup>    |
| 03h               | F0h   | R/W | 03h <sup>*4</sup> | MB PnP         | Parallel Port Special Configuration Register |

Table 6-5. Parallel Port Configuration Registers

#### Table 6-6. RTC & APC Configuration Registers

| LDN <sup>*1</sup> | Index | R/W   | Reset | Access Mode    | Configuration Register or Action |
|-------------------|-------|-------|-------|----------------|----------------------------------|
| 04h               | 30h   | R/W   | *5    | ISA PnP/MB PnP | RTC Activate                     |
| 04h               | 31h   | R/W   | 00h   | ISA PnP        | RTC I/O Range Check              |
| 04h               | 60h   | R/W   | 00h   | ISA PnP/MB PnP | RTC Base Address MSB Register    |
| 04h               | 61h   | R/W   | 70h   | ISA PnP/MB PnP | RTC Base Address LSB Register    |
| 04h               | 70h   | R/W   | 08h   | ISA PnP/MB PnP | RTC Interrupt Level Select       |
| 04h               | 71h   | R     | 02h   | ISA PnP        | RTC Interrupt Type               |
| 04h               | F0h   | R/W   | 00h   | MB PnP         | APC Configuration Register 1     |
| 04h               | F1h   | R/W   | 00h   | MB PnP         | APC Configuration Register 2     |
| 04h               | F2h   | R-R/W | 00h   | MB PnP         | APC Status Register              |

#### Table 6-7. KBC(Keyboard) Configuration Registers

| LDN <sup>*1</sup> | Index | R/W   | Reset | Access Mode    | Configuration Register or Action      |
|-------------------|-------|-------|-------|----------------|---------------------------------------|
| 05h               | 30h   | R/W   | *5    | ISA PnP/MB PnP | KBC Activate                          |
| 05h               | 31h   | R/W   | 00h   | ISA PnP        | KBC I/O Range Check                   |
| 05h               | 60h   | R/W   | 00h   | ISA PnP/MB PnP | KBC Data Base Address MSB Register    |
| 05h               | 61h   | R/W   | 60h   | ISA PnP/MB PnP | KBC Data Base Address LSB Register    |
| 05h               | 62h   | R/W   | 00h   | ISA PnP/MB PnP | KBC Command Base Address MSB Register |
| 05h               | 63h   | R/W   | 64h   | ISA PnP/MB PnP | KBC Command Base Address LSB Register |
| 05h               | 70h   | R/W   | 01h   | ISA PnP/MB PnP | KBC Interrupt Level Select            |
| 05h               | 71h   | R-R/W | 02h   | ISA PnP/MB PnP | KBC Interrupt Type <sup>*6</sup>      |
| 05h               | F0h   | R/W   | 00h   | MB PnP         | KBC Configuration Register            |

| LDN <sup>*1</sup> | Index | R/W   | Reset | Access Mode    | Configuration Register or Action |
|-------------------|-------|-------|-------|----------------|----------------------------------|
| 06h               | 30h   | R/W   | 00h   | ISA PnP/MB PnP | Mouse Activate                   |
| 06h               | 70h   | R/W   | 0Ch   | ISA PnP/MB PnP | Mouse Interrupt Level Select     |
| 06h               | 71h   | R-R/W | 02h   | ISA PnP/MB PnP | Mouse Interrupt Type             |
| 06h               | F0h   | R/W   | 00h   | MB PnP         | Mouse Configuration Register     |

Table 6-8. KBC(Mouse) Configuration Registers

#### Table 6-9. GPIO & Alternate Function Configuration Registers

| LDN <sup>*1</sup> | Index | R/W | Reset | Access Mode | Configuration Register or Action                      |
|-------------------|-------|-----|-------|-------------|-------------------------------------------------------|
| 07h               | 60h   | R/W | 00h   | MB PnP      | CS0 Base Address MSB Register                         |
| 07h               | 61h   | R/W | 00h   | MB PnP      | CS0 Base Address LSB Register                         |
| 07h               | 62h   | R/W | 00h   | MB PnP      | CS1 Base Address MSB Register                         |
| 07h               | 63h   | R/W | 00h   | MB PnP      | CS1 Base Address LSB Register                         |
| 07h               | 64h   | R/W | 00h   | MB PnP      | CS2 Base Address MSB Register                         |
| 07h               | 65h   | R/W | 00h   | MB PnP      | CS2 Base Address LSB Register                         |
| 07h               | 66h   | R/W | 00h   | MB PnP      | Simple I/O Base Address MSB Register                  |
| 07h               | 67h   | R/W | 00h   | MB PnP      | Simple I/O Base Address LSB Register                  |
| 07h               | 70h   | R/W | 00h   | MB PnP      | GPIO Interrupt Level Select                           |
| 07h               | F0h   | R/W | 00h   | MB PnP      | GPIO Pin Polarity [7:0]                               |
| 07h               | F1h   | R/W | 00h   | MB PnP      | CS0 Control Register                                  |
| 07h               | F2h   | R/W | 00h   | MB PnP      | CS1 Control Register                                  |
| 07h               | F3h   | R/W | 00h   | MB PnP      | CS2 Control Register                                  |
| 07h               | F4h   | R/W | 00h   | MB PnP      | Function Selection [7:0]                              |
| 07h               | F5h   | R/W | 00h   | MB PnP      | Simple I/O Direction Selection [7:0]                  |
| 07h               | F6h   | R/W | 00h   | MB PnP      | Zero Wait State Control & Simple I/O control Register |
| 07h               | F7h   | R/W | 00h   | MB PnP      | Device Enable Register of Zero Wait State             |
| 07h               | F8h   | R/W | 00h   | MB PnP      | GPIO Pin Polarity [11:8]                              |
| 07h               | F9h   | R/W | 00h   | MB PnP      | Function Selection [11:8]                             |
| 07h               | FAh   | R/W | 00h   | MB PnP      | Simple I/O Direction Selection [11:8]                 |
| 07h               | FBh   | R/W | 00h   | MB PnP      | APC POR# &RING# Pin select Register                   |

#### Notes:

- \*1: Under the ISA PnP mode, the LDNs are dynamic. For example: When the enable register (index 23h) of a PnP logical device contains 0Fh (i.e. FDC, Serial Port 1, 2 & Parallel Port are enabled); by LDN mapping, 00h represents FDC; 01h, Serial Port 1; 02h, Serial Port 2; and 03h, Parallel Port. When 06h is given to the register index 23h (only Serial Port 1, 2), by LDN mappings, 00h stands for Serial Port 1; and 01h, for Serial Port 2.
- \*2: All these registers can be read from all LDNs.

\*3: When the ECP mode is not enabled, this register is READ-only as "04h", and cannot be written.

- \*4: When bit 2 of the base address of Parallel Port is set to 1, the EPP mode cannot be enabled. Bit 0 of this register is always 0.
- \*5: The initial values of the activate bit of RTC and KBC are determined by the latched state of UIF3 and UIF4 at the falling edge of the RESET signal.
- \*6: These registers are READ-only unless the write enable bit (index F0h) is asserted.



#### 6.3.1 Logical Device Base Address

The base I/O range of logical devices shown below is stored in the built-in resource data ROM; PnP BIOS or OS will read this data from the resource data ROM to locate the base I/O address range of each logical device. If any I/O port conflicts should occur, the PnP OS will automatically re-allocate one of the conflicting ports within the base I/O range.

| Logical Devices        | Base I/O Range                                                                                                 | Fixed Base Offsets                                                                                                                                                                                                        |
|------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDN=0<br>FDC           | [0X0100:0X0FF8]<br>ON 8-BYTE BOUNDARIES                                                                        | +2H : DOR<br>+4H : MSR/DSR<br>+5H : FIFO<br>+7H : DIR/DCR                                                                                                                                                                 |
| LDN=1<br>SERIAL PORT 1 | [0X0100:0X0FF8]<br>ON 8-BYTE BOUNDARIES                                                                        | +0H : RBR/TBR/DLL div<br>+1H : IER/DLM div<br>+2H : IIR/FCR<br>+3H : LCR<br>+4H : MCR<br>+5H : LSR<br>+6H : MSR<br>+7H : SCR                                                                                              |
| LDN=2<br>SERIAL PORT 2 | [0X0100:0X0FF8]<br>ON 8-BYTE BOUNDARIES                                                                        | +0H : RBR/TBR/DLL div<br>+1H : IER/DLM div<br>+2H : IIR/FCR<br>+3H : LCR<br>+4H : MCR<br>+5H : LSR<br>+6H : MSR<br>+7H : SCR                                                                                              |
| LDN=3<br>PARALLEL PORT | [0X0100:0X0FFC]<br>ON 4-BYTE BOUNDARIES<br>(EPP mode not supported)<br>[0X0100:0X0FF8]<br>ON 8-BYTE BOUNDARIES | +0H : DATA/ecpAfifo<br>+1H : STATUS<br>+2H : CONTROL<br>+3H : EPP address<br>+4H : EPP data 0<br>+5H : EPP data 1<br>+6H : EPP data 2<br>+7H : EPP data 3<br>+400H : cfifo/ecpDfifo/cnfgA<br>+401H : cnfgB<br>+402H : ecr |
| LDN=4<br>RTC           | [0X0000:0X0FFF]                                                                                                | +0H : Address Register<br>+1H : Data register                                                                                                                                                                             |
| LDN=5<br>KBC           | [0X0000:0X0FFF]                                                                                                | +0H : Data register<br>+4H : Command/Status register                                                                                                                                                                      |

#### Table 6-10. Base Address of Logical Devices



#### 6.4 Global Configuration Registers (LDN: All)

## 6.4.1 Set RD\_DATA Port (Index=00h, ISA PnP)

Writing to this location modifies the address of the port used for reading from the ISA Plug and Play cards. Bits[7:0] are mapped as bits[9:2] of I/O READ port. The I/O READ port address bits[1:0] is always "11b." This register is write-only and is only used in the ISA PnP mode. It cannot be written in the MB PnP mode.

#### 6.4.2 Serial Isolation (Index=01h, ISA PnP)

A read from this register results in a switch to the "Isolation" state for the Plug and Play card, and then a comparison with one bit of the card ID. This register is READ-only, and only used in the ISA PnP mode.

## 6.4.3 Configure Control (Index=02h, ISA PnP/MB PnP)

This register is write-only. Its values are not sticky; that is to say, a hardware reset will automatically clear the bits, and does not require the software to clear them.

| Bit | Description                                                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved                                                                                                                                                                                                               |
| 2   | Reset CSN to 0. This bit is only used in<br>the ISA PnP mode, and should not be<br>written "1" in the MB PnP mode.                                                                                                     |
| 1   | Return to the "Wait for Key" state. This bit<br>is used for both the ISA PnP and MB PnP<br>modes when configuration sequence is<br>completed.                                                                          |
| 0   | Reset all logical devices and restore<br>configuration registers to their power-on<br>states. In the ISA PnP mode, writing "1" to<br>this bit only resets those registers that can<br>be accessed in the ISA PnP mode. |

#### 6.4.4 Wake[CSN] (Index=03h, ISA PnP)

Writing to this port will assign all cards with a CSN to go from the "Sleep" state to either the Isolation state (if data[7:0]=00h) or the Configuration state (if data[7:0]=00h), if the CSN matches the write data [7:0]. This register is write-only, and only used in the ISA PnP mode.

#### 6.4.5 Resource Data (Index=04h, ISA PnP)

This register is READ-only and only used in the ISA PnP mode.

#### 6.4.6 Status (Index=05h, ISA PnP)

Bits[7:1] are reserved. By setting bit 0, it indicates ready to fetch the next data byte from the Resource Data register.

## 6.4.7 Card Select Number (CSN, Index=06h, ISA PnP)

Upon writing to this register, a card's CSN is given. CSN is a value uniquely assigned to each ISA card after the serial identification process, so that each card may be individually selected during a Wake [CSN] command. This register is READ/WRITE, and only used in the ISA PnP mode.

#### 6.4.8 Logical Device Number (LDN, Index=07h, ISA PnP/MB PnP)

This register is used to select the current logical devices. By reading from or writing to the configuration of I/O, Interrupt, DMA and other special functions, all registers of the logical device can be accessed. In addition, the I/O Range Check and Activate commands are effective only on the selected logical devices. This register is READ/WRITE and used in both the ISA PnP and MB PnP modes.

#### 6.4.9 Chip ID Byte 1 (Index=20h, Default=86h , MB PnP)

This register is the Chip ID Byte 1 and for READ only. Bits [7:0]=86h when read.



#### 6.4.10 Chip ID Byte 2 (Index=21h, Default=80h, MB PnP)

This register is the Chip ID Byte 2 and for READ only. Bits [7:0]=80h when read.

## 6.4.11 Chip Version (Index=22h, Default=00h, MB PnP)

This register is the Chip Version. Bits [7:1] are reserved and READ-only. Bit0 represents the Vendor ID of the PnP identifier, as ITE if set to "0" and as UMC if set to "1".

#### 6.4.12 PnP Logical Device Enable Register (Index=23h, Default=00h, MB PnP)

The logical devices will not be involved in the ISA PnP protocol sequence except when the enable bits of the PnP logical devices are set.

| Bit | Description   |
|-----|---------------|
| 7   | Reserved      |
| 6   | KBC Mouse     |
| 5   | KBC Keyboard  |
| 4   | RTC           |
| 3   | Parallel Port |
| 2   | Serial Port 2 |
| 1   | Serial Port 1 |
| 0   | FDC           |

In the ISA PnP mode, the LDNs are dynamic. The default sequence is FDC, Serial Port 1, Serial Port 2, Parallel Port, RTC, KBC Keyboard and KBC Mouse. If one of the bits is not set, the corresponding LDNs of the devices after this current one are subtracted by 1. For example: when 0Fh is given to bits[7:0] (PnP logical device enable : FDC, Serial Ports 1, 2 & Parallel Port). By LDN mapping, we will get 00h as FDC, 01h as Serial Port 1, 02h as Serial Port 2, and 03h as Parallel Port. When 06h is given to bits[7:0] (only Serial Port 1, 2). By LDN mapping, we take 00h as Serial Port 1 and 01h as Serial Port 2.

# 6.4.13 Software Suspend (Index=24h, Default=00h, MB PnP)

This register is the Software Suspend register. When bit 0 is set, IT8680F and IT8680RF are in the "Software Suspend" states. All the devices, except RTC and KBC, remain inactive until this bit is cleared or the wake-up event occurs. The wake-up event occurs at any transition on signals RI1 (pin 37) and RI2 (pin 32) of the transceiver chip IT8687R.

#### 6.4.14 GPIO Function Enable Register [11:8] (Index=25h, Default=00h, MB PnP)

Bits [7:4] are mapped as the GPIO Function enable register [11:8]. If the enable bits are not set, the multi-function pins will perform the original functions. If set, they will perform the GPIO functions. Bits [3:0] are reserved. This register can be read from any LDN but can only be written if LDN=07h.

| Bit | Description                      |
|-----|----------------------------------|
| 7   | Enable GPIO Function 11 (pin 27) |
| 6   | Enable GPIO Function 10 (pin 29) |
| 5   | Enable GPIO Function 9 (pin 30)  |
| 4   | Enable GPIO Function 8 (pin 31)  |
| 3-0 | Reserved                         |

#### 6.4.15 GPIO Function Pin Enable Register[7:0] (Index=26h, Default=00h, MB PnP)

This register is GPIO Function Enable Register [7:0]. If the enable bits are not set, the multi-function pins will perform the original functions. If set, they will perform the GPIO functions. This register can be read from any LDN, but can only be written if LDN=07h.

| Bit | Description                     |
|-----|---------------------------------|
| 7   | Enable GPIO Function 7 (pin 74) |
| 6   | Enable GPIO Function 6 (pin 65) |
| 5   | Enable GPIO Function 5 (pin 64) |
| 4   | Enable GPIO Function 4 (pin 63) |
| 3   | Enable GPIO Function 3 (pin 62) |
| 2   | Enable GPIO Function 2 (pin 61) |
| 1   | Enable GPIO Function 1 (pin 60) |
| 0   | Enable GPIO Function 0 (pin 59) |



# 6.4.16 Reserved Register (Index=2Eh, Default=00h, MB PnP)

This register is reserved for testing purposes or other future uses. It can be read from any LDN, but can only be written when LDN=F4h.

# 6.4.17 Test Enable Register[7:0] (Index=2Fh, Default=00h, MB PnP)

This register is the Test Enable Register [7:0]. It should not be set except for manufacture testing. This register can be READ from any LDN, but can be only written on the LDN=F4h.

#### 6.5 FDC Configuration Registers (LDN=00h)

## 6.5.1 FDC Active (Index=30h, Default=00h, ISA PnP/MB PnP)

| Bit | Description                                                                                          |
|-----|------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved                                                                                             |
| 0   | FDC Enable                                                                                           |
|     | 1: enable 0: disable                                                                                 |
|     | This is a READ/WRITE register. I/O<br>Range Check must be disabled before it is<br>to be set active. |

# 6.5.2 FDC I/O Range Check (Index=31h, Default=00h, ISA PnP)

This register is used, in the ISA PnP mode, to perform a conflict check on the I/O port range programmed for FDC.

| Bit | Description                                                                                                                                                                                                    |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved                                                                                                                                                                                                       |
| 1   | Enable I/O Range Check. If set, I/O Range<br>Check is then enabled. FDC must be<br>inactive before it is to be set.                                                                                            |
| 0   | If set, IT8680F and IT8680RF are forced to<br>respond with a "55h" to I/O READ of the<br>assigned I/O range of FDC when I/O<br>Range Check is in operation. If cleared, it<br>then sends an "AAh" in response. |

6.5.3 FDC Base Address MSB Register (Index=60h, Default=03h, ISA PnP/MB PnP)

| Bit | Description                                   |
|-----|-----------------------------------------------|
| 7-4 | READ-only, with "0h" for Base Address [15:12] |
| 3-0 | Mapped as Base Address [11:8]                 |

6.5.4 FDC Base Address LSB Register (Index=61h,Default=F0h, ISA PnP/MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-3 | READ/WRITE, mapped as Base<br>Address[7:3] |
| 2-0 | READ-only as "000b"                        |

6.5.5 FDC Interrupt Level Select (Index=70h, Default=06h, ISA PnP/MB PnP)

| Bit | Description                                                                 |
|-----|-----------------------------------------------------------------------------|
| 7-4 | Reserved with default "0h"                                                  |
| 3-0 | Select the interrupt level for FDC<br>Fh-Dh : not valid<br>Ch : IRQ12       |
|     | :<br>3h : IRQ3<br>2h : not valid<br>1h : IRQ1<br>0h : no interrupt selected |

## 6.5.6 FDC Interrupt Type (Index=71h, Default=02h, ISA PnP)

This register indicates the type of interrupt used for FDC, and is READ-only as default "02h" (to indicate the traditional interrupt type, edge trigger).

## 6.5.7 FDC DMA Channel Select (Index=74h, Default=02h, ISA PnP/MB PnP)

| Bit | Description                    |
|-----|--------------------------------|
| 7-3 | Reserved with default "00h"    |
| 2-0 | Select the DMA channel for FDC |
|     | 7h-5h : not valid              |
|     | 4h : no DMA channel selected   |
|     | 3h : DMA3                      |
|     | 2h : DMA2                      |
|     | 1h : DMA1                      |
|     | 0h : DMA0                      |



#### 6.5.8 FDC Special Configuration Register (Index=F0h, Default=00h, MB PnP)

| Bit | Description                 |
|-----|-----------------------------|
| 7-4 | Reserved with default "00h" |
| 3   | 1 : IRQ sharing             |
|     | 0 : Normal IRQ              |
| 2   | 1 : Swap Floppy Drives A, B |
|     | 0 : Normal                  |
| 1   | 1 : 3-mode                  |
|     | 0 : AT mode                 |
| 0   | 1 : Software Write Protect  |
|     | 0 : Normal                  |

6.6 Serial Port 1 Configuration Registers (LDN=01h)

## 6.6.1 Serial Port 1 Activate (Index=30h, Default=00h, ISA PnP/MB PnP)

| Bit | Description                                                                                          |
|-----|------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved                                                                                             |
| 0   | Serial Port 1 Enable                                                                                 |
|     | 1: enable 0: disable                                                                                 |
|     | This is a READ/WRITE register. I/O<br>Range Check must be disabled before it is<br>to be set active. |

#### 6.6.2 Serial Port 1 I/O Range Check (Index=31h, Default=00h, ISA PnP)

This register is used, in the ISA PnP mode, to perform a conflict check on the I/O port range programmed for Serial Port 1.

| Bit | Description                                                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved with default "00h"                                                                                                                                                                                            |
| 1   | I/O Range Check<br>1 : enable 0 : disable                                                                                                                                                                              |
|     | Serial Port 1 must be inactive before it is to be set.                                                                                                                                                                 |
| 0   | If set, IT8680F and IT8680RF are forced to<br>respond a "55h" to I/O READ of the<br>assigned I/O range of Serial Port 1 when<br>I/O Range Check is in operation. If<br>cleared, it then sends an "AAh" in<br>response. |

6.6.3 Serial Port 1 Base Address MSB Register (Index=60h, Default=03h, ISA PnP/MB PnP)

| Bit | Description                                  |
|-----|----------------------------------------------|
| 7-4 | READ-only as "0h" for Base<br>Address[15:12] |
| 3-0 | READ/WRITE, mapped as Base<br>Address[11:8]  |

#### 6.6.4 Serial Port 1 Base Address LSB Register (Index=61h, Default=F8h, ISA PnP/MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-3 | READ/WRITE, mapped as Base<br>Address[7:3] |
| 2-0 | READ-only as "000b"                        |

#### 6.6.5 Serial Port 1 Interrupt Level Select (Index=70h, Default=04h, ISA PnP/MB PnP)

| Bit | Description                                                                     |
|-----|---------------------------------------------------------------------------------|
| 7-4 | Reserved with default "0h"                                                      |
| 3-0 | Select the interrupt level for Serial Port 1<br>Fh-Dh : not valid<br>Ch : IRQ12 |
|     | 3h : IRQ3<br>2h : not valid<br>1h : IRQ1<br>0h : no interrupt selected          |

## 6.6.6 Serial Port 1 Interrupt Type (Index=71h, Default=02h, ISA PnP)

This register indicates the type of interrupt used for Serial Port 1, and is READ-only as 02h (to indicate the traditional interrupt type, edge trigger).

#### 6.6.7 Serial Port 1 Special Configuration Register (Index=F0h, Default=00h, MB PnP)

| Bit | Description                 |
|-----|-----------------------------|
| 7-2 | Reserved with default "00h" |
| 1   | 1 : IRQ sharing             |
|     | 0 : normal                  |
| 0   | 1 : MIDI support enabled    |
|     | 0 : MIDI support disabled   |



## 6.7 Serial Port 2 Configuration Registers (LDN=02h)

6.7.1 Serial Port 2 Activate (Index=30h, Default=00h, ISA PnP/MB PnP)

| Bit | Description                                                                                          |
|-----|------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved                                                                                             |
| 0   | Serial Port 2 Enable                                                                                 |
|     | 1: enable 0: disable                                                                                 |
|     | This is a READ/WRITE register. I/O<br>Range Check must be disabled before it is<br>to be set active. |

#### 6.7.2 Serial Port 2 I/O Range Check (Index=31h, Default=00h, ISA PnP)

This register is used in the ISA PnP mode to perform a conflict check on the I/O port range programmed for Serial Port 2.

| Bit | Description                                                                                                                                                                                                                 |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved with default "00h"                                                                                                                                                                                                 |
| 1   | I/O Range Check<br>1 : enable 0 : disable                                                                                                                                                                                   |
|     | Serial Port 2 must be inactive before it is to be set.                                                                                                                                                                      |
| 0   | If set, IT8680F and IT8680RF are forced to<br>respond with a "55h" to I/O READ of the<br>assigned I/O range of Serial Port 2 when<br>I/O Range Check is in operation. If<br>cleared, it then sends an "AAh" in<br>response. |

#### 6.7.3 Serial Port 2 Base Address MSB Register (Index=60h, Default=02h, ISA PnP/MB PnP)

| Bit | Description                                 |
|-----|---------------------------------------------|
| 7-4 | READ-only with "0h" for Base Address[15:12] |
| 3-0 | READ/WRITE, mapped as Base<br>Address[11:8] |

6.7.4 Serial Port 2 Base Address LSB Register (Index=61h, Default=F8h, ISA PnP/MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-3 | READ/WRITE, mapped as Base<br>Address[7:3] |
| 2-0 | READ-only as "000b"                        |

#### 6.7.5 Serial Port 2 Interrupt Level Select (Index=70h, Default=03h, ISA PnP/MB PnP)

| Bit | Description                                                                                                                 |
|-----|-----------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved with default "0h"                                                                                                  |
| 3-0 | Select the interrupt level for Serial Port 2<br>Fh-Dh : not valid<br>Ch : IRQ12<br>3h : IRQ3<br>2h : not valid<br>1h : IRQ1 |
|     | 2h : not valid<br>1h : IRQ1<br>0h : no interrupt selected                                                                   |

# 6.7.6 Serial Port 2 Interrupt Type (Index=71h, Default=02h, ISA PnP)

This register indicates the type of interrupt used for Serial Port 2, and is READ-only as "02h" (to indicate the traditional interrupt type, edge trigger).

#### 6.7.7 Serial Port 2 Special Configuration Register 1 (Index=F0h, Default=00h, MB PnP)

| Bit | Description                 |
|-----|-----------------------------|
| 7-2 | Reserved with default "00h" |
| 1   | 1 : IRQ sharing             |
|     | 0 : normal                  |
| 0   | 1 : MIDI support enabled    |
|     | 0 : MIDI support disabled   |



6.7.8 Serial Port 2 Special Configuration Register 2 (Index=F1h, Default=00h, MB PnP)

| Bit | Description                                  |
|-----|----------------------------------------------|
| 7   | Reserved                                     |
| 6   | Reserved                                     |
| 5   | Reserved                                     |
| 4   | 1 : Half Duplex<br>0 : Full Duplex (default) |
| 3   | Reserved                                     |
| 2-0 | IR Mode Select                               |
|     | 111 : Reserved                               |
|     | 110 : Reserved                               |
|     | 101 : FIR (IT8680RF only)                    |
|     | 100 : MIR 1.152M bps (IT8680RF only)         |
|     | 011 : MIR 0.576M bps (IT8680RF only)         |
|     | 010 : ASKIR                                  |
|     | 001 : IrDA 1.0 (HP SIR)                      |
|     | 000 : Standard (default)                     |

- 6.8 Parallel Port Configuration Registers (LDN=03h)
- 6.8.1 Parallel Port Activate (Index=30h, Default=00h, ISA PnP/MB PnP)

| Bit | Description                                                                                          |
|-----|------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved                                                                                             |
| 0   | Parallel Port Enable                                                                                 |
|     | 1: enable 0: disable                                                                                 |
|     | This is a READ/WRITE register. I/O<br>Range Check must be disabled before it is<br>to be set active. |

#### 6.8.2 Parallel Port I/O Range Check (Index=31h, Default=00h, ISA PnP)

This register is used in the ISA PnP mode to perform a conflict check on the I/O port range programmed for Parallel Port.

| Bit | Description                                                                                                                                                                                                                 |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved                                                                                                                                                                                                                    |
| 1   | I/O Range Check<br>1 : enable 0 : disable                                                                                                                                                                                   |
|     | Parallel Port must be inactive before it is to be set.                                                                                                                                                                      |
| 0   | If set, IT8680F and IT8680RF are forced to<br>respond with a "55h" to I/O READ of the<br>assigned I/O range of Parallel Port when<br>I/O Range Check is in operation. If<br>cleared, it then sends an "AAh" in<br>response. |

#### 6.8.3 Parallel Port Base Address MSB Register (Index=60h, Default=03h, ISA PnP/MB PnP)

| Bit | Description                                                                                   |
|-----|-----------------------------------------------------------------------------------------------|
| 7-4 | READ-only as "0h" for Base<br>Address[15:12]                                                  |
| 3   | READ/WRITE, mapped as Base Address<br>11                                                      |
| 2   | READ/WRITE, mapped as Base Address<br>10. When ECP mode is enabled, this bit is<br>effective. |
| 1-0 | READ/WRITE, mapped as Base<br>Address[9:8]                                                    |

#### 6.8.4 Parallel Port Base Address LSB Register (Index=61h, Default=78h, ISA PnP/MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-2 | READ/WRITE, mapped as Base<br>Address[7:2] |
| 1-0 | READ-only as "00b"                         |



#### 6.8.5 Parallel Port Interrupt Level Select (Index =70h, Default=07h, ISA PnP/MB PnP)

| Bit | Description                                                                     |
|-----|---------------------------------------------------------------------------------|
| 7-4 | Reserved with default "0h"                                                      |
| 3-0 | Select the interrupt level for Parallel Port<br>Fh-Dh : not valid<br>Ch : IRQ12 |
|     | 3h : IRQ3<br>2h : not valid<br>1h : IRQ1<br>0h : no interrupt selected          |

## 6.8.6 Parallel Port Interrupt Type (Index=71h, Default=02h, ISA PnP)

This register indicates the type of interrupt used for the Parallel Port, and is READ-only as "02h" (to indicate the traditional interrupt type, edge trigger).

#### 6.8.7 Parallel Port DMA Channel Select (Index=74h, Default=03h, ISA PnP/MB PnP)

| Bit | Description                                                                                                                                       |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved with default "00h"                                                                                                                       |
| 2-0 | Select the DMA channel for Parallel Port<br>7h-5h : not valid<br>4h : No DMA channel selected<br>3h : DMA3<br>2h : DMA2<br>1h : DMA1<br>0h : DMA0 |

6.8.8 Parallel Port Special Configuration Register (Index=F0h, Default=03h, MB PnP)

| Bit | Description                                                                                                                |
|-----|----------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved                                                                                                                   |
| 2   | 1 : IRQ sharing                                                                                                            |
|     | 0 : normal                                                                                                                 |
| 1-0 | Parallel Port mode<br>00 : Standard Parallel Port mode (SPP)<br>01 : EPP mode<br>10 : ECP mode<br>11 : EPP mode & ECP mode |

If bit 1 is set, ECP mode is enabled. If bit 0 is set, EPP mode is enabled. These two bits are independent. However, according to the EPP spec., when Parallel Port Base Address 2 is set to 1, the EPP mode cannot be enabled.

# 6.9 RTC & APC Configuration Registers (LDN=04h)

# 6.9.1 RTC Activate (Index=30h, Default=01h or 00)h, ISA PnP/MB PnP)

| Bit | Description                                                                                          |
|-----|------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved                                                                                             |
| 0   | RTC Enable                                                                                           |
|     | 1: enable 0: disable                                                                                 |
|     | This is a READ/WRITE register. I/O<br>Range Check must be disabled before it is<br>to be set active. |
|     | The default value depends on the state of UIF3 when RESET is activated.                              |



## 6.9.2 RTC I/O Range Check (Index=31h, Default=00h, ISA PnP)

This register is used, in the ISA PnP mode, to perform a conflict check on the I/O port range programmed for Serial Port 1.

| Bit | Description                                                                                                                                                                                                    |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved                                                                                                                                                                                                       |
| 1   | I/O Range Check<br>1 : enable 0 : disable                                                                                                                                                                      |
|     | RTC must be inactive before it is to be set.                                                                                                                                                                   |
| 0   | If set, IT8680F and IT8680RF are forced to<br>respond with a "55h" to I/O READ of the<br>assigned I/O range of RTC when I/O<br>Range Check is in operation. If cleared, it<br>then sends an "AAh" in response. |

#### 6.9.3 RTC Base Address MSB Register (Index=60h, Default=00h, ISA PnP/MB PnP)

| Bit | Description                                 |
|-----|---------------------------------------------|
| 7-4 | READ-only as "0h" for Base Address[15:12]   |
| 3-0 | READ/WRITE, mapped as Base<br>Address[11:8] |

#### 6.9.4 RTC Base Address LSB Register (Index=61h, Default=70h, ISA PnP/MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-1 | READ/WRITE, mapped as Base<br>Address[7:1] |
| 0   | READ-only as "0h"                          |

# 6.9.5 RTC Interrupt Level Select (Index=70h, Default=08h, ISA PnP/MB PnP)

| Bit | Description                                                                     |
|-----|---------------------------------------------------------------------------------|
| 7-4 | Reserved with default "0h"                                                      |
| 3-0 | Select the interrupt level for Serial Port 1<br>Fh-Dh : not valid<br>Ch : IRQ12 |

# 6.9.6 RTC Interrupt Type (Index=71h, Default=02h, ISA PnP)

This register indicates the type of interrupt used for RTC, and is READ-only as "02h" (to indicate the traditional interrupt type, edge trigger).

#### 6.9.7 APC Configuration Register 1 (Index=F0h, Default=00h, MB PnP)

| Bit | Description                                                                                                                          |
|-----|--------------------------------------------------------------------------------------------------------------------------------------|
| 7   | It is set to 1 when the power is switched to VBAT, cleared by writing a 1 to this bit and ineffective while writing a 0 to this bit. |
| 6   | Reserved                                                                                                                             |
| 5   | Software Power Off command, write-only<br>and non-sticky.<br>1 : PWRON# output signal is deactivated<br>0 : No effect                |
| 4   | Mask PWRON# Activation<br>1 : Masks PWRON# activation except<br>Switch On event<br>0 : No effect                                     |
| 3   | POR# Enable/Level Type POR# clear<br>1 : Enable POR# function and clear level<br>type POR#<br>0 : No effect                          |
| 2   | POR# Edge/Level Type Selection<br>1 : Level<br>0 : Edge                                                                              |
| 1   | Switch Off Delay Time<br>1 : 21 seconds<br>0 : 5 seconds                                                                             |
| 0   | Reserved                                                                                                                             |



#### 6.9.8 APC Configuration Register 2 (Index=F1h, Default=00h, MB PnP)

| Bit | Description                                                                                                                                      |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved                                                                                                                                         |
| 6   | Switch Off Delay Enable                                                                                                                          |
|     | 1:After Switch Off event occurs,<br>PWRON# output is deactivated after<br>5 or 21 seconds delay.                                                 |
|     | 0: PWRON# output is deactivated<br>immediately after Switch Off.                                                                                 |
| 5   | RI2 Active Enable                                                                                                                                |
|     | 1: A low to high transition in RI2 pin of<br>IT8687R activates PWRON# output<br>pin except bit 4 of APC Configuration<br>Register 1 is set.      |
|     | 0 : No effect                                                                                                                                    |
| 4   | RI1 Active Enable                                                                                                                                |
|     | 1: A low to high transition on RI1 pin of<br>IT8687R activates PWRON# output<br>pin except when bit 4 of APC<br>Configuration Register 1 is set. |
|     | 0 : No effect                                                                                                                                    |
| 3   | RING# Active Enable                                                                                                                              |
|     | 1: RING# Detection activates PWRON#<br>output pin except when bit 4 of APC<br>Configuration Register 1 is set.                                   |
|     | 0 : No effect                                                                                                                                    |
| 2   | RING# Detection Pulse/Train Type selection                                                                                                       |
|     | 1 : Detection pulse/train > 16Hz for 0.19<br>seconds                                                                                             |
|     | 0 : Detection of pulse falling edge                                                                                                              |
| 1   | Reserved                                                                                                                                         |
| 0   | Reserved                                                                                                                                         |

# 6.9.9 APC Status Register 3 (Index=F2h, Default=00h, MB PnP)

| Bit | Description                                                                                                                                                                                                 |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved                                                                                                                                                                                                    |
| 6   | <ul> <li>Hold Switch Off Delay Timer</li> <li>1 : Hold Switch Off Delay Timer until this bit is cleared. It is self-clearing when the power is switched from VCCH to VCC.</li> <li>0 : No effect</li> </ul> |
| 5   | Switch Off Event<br>1 : Switch Off event occurred and has<br>been detected<br>0 : No Switch Off Event occurred                                                                                              |
| 4   | Power Type switched from VBAT to<br>VCCH<br>1 : Power Type is switched from VBAT to<br>VCCH since the last READ of the<br>register<br>0 : No effect                                                         |
| 3   | <ul> <li>RI2 Detection</li> <li>1 : RI2 Detection has occurred<br/>regardless of the RI2 Detection<br/>Enable bit since the last READ of this<br/>register</li> <li>0 : No effect</li> </ul>                |
| 2   | <ul> <li>RI1 Detection</li> <li>1 : RI1 Detection has occurred<br/>regardless of the RI1 Detection<br/>Enable bit since the last READ of this<br/>register</li> <li>0 : No effect</li> </ul>                |
| 1   | RING# Detection<br>1 : RING# Detection has occurred<br>regardless of the RI2 Detection<br>Enable bit since the last READ of this<br>register<br>0 : No effect                                               |
| 0   | Reserved                                                                                                                                                                                                    |



- 6.10 KBC (keyboard) Configuration Registers (LDN=05h)
- 6.10.1 KBC (keyboard) Activate (Index=30h, Default=01h or 00h, ISA PnP/MB PnP)

| Bit | Description                                                                                          |
|-----|------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved                                                                                             |
| 0   | KBC Enable                                                                                           |
|     | 1: enable 0: disable                                                                                 |
|     | This is a READ/WRITE register. I/O<br>Range Check must be disabled before it is<br>to be set active. |
|     | The default value depends on the state of the UIF4 when RESET is activated.                          |

#### 6.10.2 KBC(keyboard) I/O Range Check (Index=31h, Default=00h, ISA PnP)

This register is used in the ISA PnP mode to perform a conflict check on the I/O port range programmed for KBC (keyboard).

| Bit | Description                                                                                                                                                                                                    |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved                                                                                                                                                                                                       |
| 1   | I/O Range Check<br>1 : enable 0 : disable                                                                                                                                                                      |
|     | KBC must be inactive before it is to be set.                                                                                                                                                                   |
| 0   | If set, IT8680F and IT8680RF are forced to<br>respond with a "55h" to I/O READ of the<br>assigned I/O range of KBC when I/O<br>Range Check is in operation. If cleared, it<br>then sends an "AAh" in response. |

#### 6.10.3 KBC (keyboard) Data Base Address MSB Register (Index=60h, Default=00h, ISA PnP/MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-4 | READ-only as "0h" for Base Address [15:12] |
| 3-0 | READ/WRITE, mapped as Base Address [11:8]  |

6.10.4 KBC (keyboard) Data Base Address LSB Register (Index=61h, Default=60h, PnP ISA/MB PnP )

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-0 | READ/WRITE, mapped as Base<br>Address[7:0] |

6.10.5 KBC (keyboard) Command Base Address MSB Register (Index=62h, Default=00h, ISA PnP/MB PnP)

| Bit | Description                               |
|-----|-------------------------------------------|
| 7-4 | READ-only as "0h" for Base Address[15:12] |
| 3-0 | READ/WRITE, mapped as Base Address[11:8]  |

#### 6.10.6 KBC (keyboard) Command Base Address LSB Register (Index=63h, Default=64h, ISA PnP/MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-0 | READ/WRITE, mapped as Base<br>Address[7:0] |

#### 6.10.7 KBC (keyboard) Interrupt Level Select (Index=70h, Default=01h, ISA PnP/MB PnP)

| Bit | Description                                                                         |
|-----|-------------------------------------------------------------------------------------|
| 7-4 | Reserved with default "0h"                                                          |
| 3-0 | Select the interrupt level for KBC<br>(keyboard)<br>Fh-Dh : not valid<br>Ch : IRQ12 |
|     | :<br>3h : IRQ3<br>2h : not valid<br>1h : IRQ1<br>0h : no interrupt selected         |



#### 6.10.8 KBC (keyboard) Interrupt Type (Index=71h, Default=02h, ISA PnP)

This register indicates the type of interrupt used for KBC (keyboard) and is READ-only as "02h" when bit 1 of the KBC (keyboard) Special Configuration Register is cleared. If set, this type of interrupt can be selected as level or edge trigger.

| Bit | Description                  |
|-----|------------------------------|
| 7-2 | Reserved                     |
| 1   | 1 : High Level 0 : Low Level |
| 0   | 1 : Level Type 0 : Edge Type |

#### 6.10.9 KBC (keyboard) Special Configuration Register (Index=F0h, Default=00h, MB PnP)

| Bit | Description                                                                                                                          |
|-----|--------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved with default "00h"                                                                                                          |
| 4   | 1 : IRQ sharing<br>0 : normal                                                                                                        |
| 3   | 1 : KBC input clock 8MHz<br>0 : KBC input clock 12MHz                                                                                |
| 2   | 1 : Key lock enable<br>0 : Key lock disable                                                                                          |
| 1   | <ol> <li>Type of interrupt of KBC (keyboard)<br/>can be changed</li> <li>Type of interrupt of KBC (keyboard) is<br/>fixed</li> </ol> |
| 0   | <ol> <li>Enable the External Access ROM of<br/>8042</li> <li>Internal built-in ROM is used</li> </ol>                                |

6.11 KBC (mouse) Configuration Registers (LDN=06h)

## 6.11.1 KBC (mouse) Activate (Index=30h, Default=00h, ISA PnP/MB PnP)

| Bit | Description                                                                                          |
|-----|------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved                                                                                             |
| 0   | KBC Enable                                                                                           |
|     | 1: enable 0: disable                                                                                 |
|     | This is a READ/WRITE register. I/O<br>Range Check must be disabled before it is<br>to be set active. |

6.11.2 KBC (mouse) Interrupt Level Select (Index=70h, Default=0Ch, ISA PnP/MB PnP)

| Bit | Description                                                                   |
|-----|-------------------------------------------------------------------------------|
| 7-4 | Reserved with default "0h"                                                    |
| 3-0 | Select the interrupt level for KBC (mouse)<br>Fh-Dh : not valid<br>Ch : IRQ12 |
|     | 3h : IRQ3<br>2h : not valid<br>1h : IRQ1<br>0h : no interrupt selected        |

#### 6.11.3 KBC (mouse) Interrupt Type (Index=71h, Default=02h, ISA PnP)

This register indicates the type of interrupt used for KBC (mouse) and is READ-only as "02h" when bit 0 of the KBC (mouse) Special Configuration Register is cleared. When bit 0 is set, the type of interrupt can be selected as level or edge trigger.

| Bit | Description                  |
|-----|------------------------------|
| 7-2 | Reserved                     |
| 1   | 1 : High Level 0 : Low Level |
| 0   | 1 : Level Type 0 : Edge Type |

#### 6.11.4 KBC (mouse) Special Configuration Register (Index=F0h, Default=00h, MB PnP)

| Bit | Description                                            |
|-----|--------------------------------------------------------|
| 7-2 | Reserved with default "00h"                            |
| 1   | 1 : IRQ sharing<br>0 : normal                          |
| 0   | 1: Type of interrupt of KBC (mouse) can<br>be changed. |
|     | 0: Type of interrupt of KBC (mouse) is fixed.          |



- 6.12 GPIO & Alternate Function Configuration Registers (LDN=07h)
- 6.12.1 CS0 Base Address MSB Register (Index=60h, Default=00h, MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-4 | READ-only as "0h" for Base Address [15:12] |
| 3-0 | READ/WRITE, mapped as Base Address [11:8]  |

6.12.2 CS0 Base Address LSB Register (Index=61h, Default=00h, MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-0 | READ/WRITE, mapped as Base<br>Address[7:0] |

6.12.3 CS1 Base Address MSB Register (Index=62h, Default=00h, MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-4 | READ-only as "0h" for Base Address [15:12] |
| 3-0 | READ/WRITE, mapped as Base Address [11:8]  |

6.12.4 CS1 Base Address LSB Register (Index=63h, Default=00h, MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-0 | READ/WRITE, mapped as Base<br>Address[7:0] |

#### 6.12.5 CS2 Base Address MSB Register (Index=64h, Default=00h, MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-4 | READ-only as "0h" for Base Address [15:12] |
| 3-0 | READ/WRITE, mapped as Base Address [11:8]  |

#### 6.12.6 CS2 Base Address LSB Register (Index=65h, Default=00h, MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-0 | READ/WRITE, mapped as Base<br>Address[7:0] |

6.12.7 Simple I/O Base Address MSB Register (Index=66h, Default=00h, MB PnP)

| Bit | Description                                 |
|-----|---------------------------------------------|
| 7-4 | READ-only as "0h" for Base Address[15:12]   |
| 3-0 | READ/WRITE, mapped as Base<br>Address[11:8] |

#### 6.12.8 Simple I/O Base Address LSB Register (Index=67h, Default=00h, MB PnP)

| Bit | Description                                |
|-----|--------------------------------------------|
| 7-0 | READ/WRITE, mapped as Base<br>Address[7:0] |

#### 6.12.9 GPIO Interrupt Level Select (Index=70h, Default=00h, MB PnP)

| Bit | Description                                                                 |  |
|-----|-----------------------------------------------------------------------------|--|
| 7-4 | Please see Pin Location <sup>note</sup> on page 28.                         |  |
| 3-0 | Select the interrupt level for GPIO<br>Fh-Dh : not valid<br>Ch : IRQ12      |  |
|     | :<br>3h : IRQ3<br>2h : not valid<br>1h : IRQ1<br>0h : no interrupt selected |  |

#### 6.12.10 GPIO[7:0] Pin Polarity Register (Index=F0h, Default=00h, MB PnP)

This register is used to program the GPIO [7:0] pin type as polarity inverting or non-inverting for GPIO [7:0].

| Bit | Description   |                   |
|-----|---------------|-------------------|
| 7-0 | For each bit  |                   |
|     | 1 : inverting | 0 : non-inverting |



#### 6.12.11 CS0/CS1/CS2 Control Register (Index=F1h/F2h/F3h, Default=00h, MB PnP)

| Bit | Description                                     |  |
|-----|-------------------------------------------------|--|
| 7-6 | Base Address Alignment                          |  |
|     | 00 : single port                                |  |
|     | 01 : 2 ports                                    |  |
|     | 10 : 4 ports                                    |  |
|     | 11:8 ports                                      |  |
| 5-4 | Chip Select Type                                |  |
|     | 00 : Pure Address Decode                        |  |
|     | 01 : Address Decode and IOR<br>command          |  |
|     | 10 : Address Decode and IOW<br>command          |  |
|     | 11 : Address Decode and (IOR or IOW command)    |  |
| 3-0 | Please see Location <sup>note</sup> on page 28. |  |

#### 6.12.12 GPIO[7:0] Function Selection Register (Index=F4h, Default=00h, MB PnP)

This register is used to select the function as to be either the Simple I/O or the Alternate function.

| Bit | Description    |                        |
|-----|----------------|------------------------|
| 7-0 | For each bit   |                        |
|     | 1 : Simple I/O | 0 : Alternate function |

#### 6.12.13 Simple I/O[7:0] Direction Selection Register (Index=F5h, Default=00h, MB PnP)

This register is used to determine the direction of the Simple I/O.

| Bit | Description                    |
|-----|--------------------------------|
| 7-0 | For each bit                   |
|     | 1 : Input mode 0 : Output mode |

#### 6.12.14 Zero Wait State Control & Simple I/O Control Register (Index=F6h, Default=00h, MB PnP)

| Bit | Description                                                                                                                     |  |
|-----|---------------------------------------------------------------------------------------------------------------------------------|--|
| 7-6 | Reserved                                                                                                                        |  |
| 5   | Determines first or second group when<br>single Base Address port of Simple I/O is<br>used. It is valid only when bit 4 is set. |  |
|     | 0 : second group (GPIO[11:8])                                                                                                   |  |
|     | 1 : first group (GPIO[7:0])                                                                                                     |  |
| 4   | Determines whether single or dual Base<br>Address port of Simple I/O is used                                                    |  |
|     | 0 : single Base Address port                                                                                                    |  |
|     | 1 : dual Base Address port                                                                                                      |  |
| 3-0 | Please see Location <sup>note</sup> of Zero Wait State function on page 28.                                                     |  |

Please note that bits [5:4] are the bits of the Simple I/O Base Address Control register. Bits [3:0] represent pin location select of Zero Wait State function.

#### 6.12.15 Device Zero Wait State Enable Register (Index=F7h, Default=00h, MB PnP)

This register is used to determine which device is enabled in the ZWS function.

| Bit | Description                                   |
|-----|-----------------------------------------------|
| 7   | GPIO (Simple I/O, CS0, CS1, CS2)              |
| 6   | KBC                                           |
| 5   | RTC                                           |
| 4   | EPP Port (Parallel Port Base Address + 3h~7h) |
| 3   | SPP & ECP Port                                |
| 2   | Serial Port 2                                 |
| 1   | Serial Port 1                                 |
| 0   | FDC                                           |



#### 6.12.16 GPIO[11:8] Pin Polarity Register (Index=F8h, Default=00h, MB PnP)

This register is used to program the GPIO [11:8] pin type as polarity inverting or non-inverting for GPIO [11:8].

| Bit | Description   |                   |
|-----|---------------|-------------------|
| 7-4 | Reserved      |                   |
| 3-0 | For each bit  |                   |
|     | 1 : inverting | 0 : non-inverting |

#### 6.12.17 GPIO[11:8] Function Selection Register (Index=F9h, Default=00h, MB PnP)

This register is used to select the function to be either the Simple I/O or Alternate function.

| Bit | Description                           |
|-----|---------------------------------------|
| 7-4 | Reserved                              |
| 3-0 | For GPIO[11:8]                        |
|     | 1 : Simple I/O 0 : Alternate function |

#### 6.12.18 Simple I/O[11:8] Direction Selection Register (Index=FAh, Default=00h, MB PnP)

This register is used to determine the direction of the Simple I/O [11:8].

| Bit | Description    |                 |
|-----|----------------|-----------------|
| 7-4 | Reserved       |                 |
| 3-0 | For each bit   |                 |
|     | 1 : Input mode | 0 : Output mode |

#### 6.12.19 APC POR# & RING# Pin Select Register (Index=FBh, Default=00h, MB PnP)

This register is used to program the Pin location of POR# & RING# of APC function.

| Bit | Description             |
|-----|-------------------------|
| 7   | Reserved                |
| 6-4 | Location of RING#       |
|     | 000 : None              |
|     | 010 : GPIO 2 (pin 61)   |
|     | 011 : GPIO 3 (pin 62)   |
|     | 100 : GPIO 4 (pin 63)   |
|     | 101 : GPIO 5 (pin 64)   |
|     | 110 : GPIO 6 (pin 65)   |
|     | else : Reserved         |
| 3-0 | Location of POR#        |
|     | 0000 : None             |
|     | 0010 : GPIO 8 (pin 31)  |
|     | 0100 : GPIO 9 (pin 30)  |
|     | 0110 : GPIO 10 (pin 29) |
|     | 1000 : GPIO 11 (pin 27) |
|     | 0001 : GPIO 0 (pin 59)  |
|     | 0011 : GPIO 1 (pin 60)  |
|     | 0101 : GPIO 2 (pin 61)  |
|     | 0111 : GPIO 3 (pin 62)  |
|     | 1001 : GPIO 4 (pin 63)  |
|     | 1011 : GPIO 5 (pin 64)  |
|     | 1101 : GPIO 6 (pin 65)  |
|     | 1111 : GPIO 7 (pin 74)  |
|     | else : Reserved         |

#### Note: The Location mapping

| Location | Description      |
|----------|------------------|
| 0000     | None             |
| 0010     | GPIO 8 (pin 31)  |
| 0100     | GPIO 9 (pin 30)  |
| 0110     | GPIO 10 (pin 29) |
| 1000     | GPIO 11 (pin 27) |
| 0001     | GPIO 0 (pin 59)  |
| 0011     | GPIO 1 (pin 60)  |
| 0101     | GPIO 2 (pin 61)  |
| 0111     | GPIO 3 (pin 62)  |
| 1001     | GPIO 4 (pin 63)  |
| 1011     | GPIO 5 (pin 64)  |
| 1101     | GPIO 6 (pin 65)  |
| 1111     | GPIO 7 (pin 74)  |
| else     | Reserved         |




## 7. Functional Description

## 7.1 General Purpose I/O

IT8680F and IT8680RF provide a set of flexible I/O control and special functions for the system designers via a set of General Purpose I/O pins (GPIO). All twelve (12) GPIO pins are multi-functional. They will not perform GPIO functions unless the bits of the GPIO function pin enable register (Index 25h & 26h of Global Configuration Register) are set. GPIO function includes the simple I/O function and the alternate function.

The Simple I/O function includes a set of registers, which correspond to the GPIO pins. All control bits are divided into two (2) registers (Simple I/O 1, GPIO [7:0]; Simple I/O 2, GPIO [11:8]). The accessed I/O ports are programmable and are two consecutive I/O ports (Base Address & Base Address+1). Base Address is programmed on the registers of GPIO Alternate Function (LDN=07h, Index=66h & 67h). There are two (2) bits in the register (Index F6h, LDN 07h), which can control the I/O ports of the Simple I/O 1 & 2. If bit 4 of the register 'F6h' is set, the Base Address serves as a single port. Bit 5 of the register is used to determine Simple I/O 1 or Simple I/O 2 used under this condition.

The Alternate Function provides several special functions for users, including three chip select strobes (CS0, CS1, CS2), Zero Wait State, Interrupt level mapping, Power Off Request and RING (the last two are subfunctions of APC). All these functions can be programmed to all twelve (12) GPIO pins, except the RING function. Three (3) registers should be programmed to enable an alternate function, Index 26h (or 25h) and F4h (or F9h) or LDN 07h and pin location bits of each alternate function.

IT8680F and IT8680RF provide flexible control registers related to each of the three (3) chip select strobes (Index F1h, F2h, F3h, LDN 07h). Each one can be programmed as 1 or 2 or 4 or 8 via consecutive I/O ports decoding. It can also be programmed to qualify with IOR# and IOW# states. There are four (4) types of qualifying conditions: pure address decided. asserted on address matching and IOR# asserted, asserted on address matching and IOW# asserted, asserted on address matching and IOR# or IOW# asserted.

The Key Lock function locks the keyboard to invalidate any key stroke. The programming method is to set bit 3 on the register Index F0h of KBC (keyboard). The pin location mapping, Index 70h must also be programmed correctly.

The Zero Wait State function is used to reduce the cycle time of the ISA bus when IT8680F and IT8680RF are accessed. IT8680F and IT8680RF provide a set of enable registers for the logical devices which are activated with Zero Wait State function when they are accessed. By programming this register, users can select the logical devices which are fast enough to set the Zero Wait State of the ISA bus.

The Interrupt level mapping function provides a useful feature for motherboard designers. Through this mapping, the interrupt level of other on-board devices can be easily changed through software. The programming method is to set the related bits on the register Index 26h (or 25h), F4h (or F9h) and F5h (or FAh). The pin location mapping. Index 70h must also be programmed correctly.

The POR# and RING# are sub-functions of the APC. POR# is an output function and RING# is an input function. The programming method of POR# or RING# is similar to that of Zero Wait State or the chip select strobe.



Figure 7-1. General Logic of GPIO Function

#### 7.2 Advanced Power Supply Control

The circuit for advanced power supply control (APC) provides three (3) power states to power up or power off the main power supply of the system.

- 1. ON: VCC & VCCH are supplied.
- 2. OFF: main power off and only VCCH is supplied (the standby power).
- 3. Fail: main power off and the standby power is not supplied also. VBAT (battery power) is still in use.

If the power-on events occur, the signal PWRON# is activated and the main power supply is switched on. If the power-off events occur, the signal PWRON# is deactivated and the system is switched off.

Power ON events are (power OFF state):

- 1. Low to high transition on input pins RI1and RI2 of IT8687R.
- 2. Detection of RING# pulse or pulse train on the programmed RING# input pin.
- 3. Switch ON event detected on the SWITCH# input pin (UIF0).

Power OFF events are (power ON state):

- 1. Switch OFF event is detected on the SWITCH# input pin (UIF0).
- 2. Software control via bit 5 of Index F0h, LDN 04h.

One debounce circuit is built into the SWITCH# input pin to detect the switch on/off event. The switch on/off event is not validated unless the SWITCH# input pin has been kept low for at least 16ms.

The RING# function is used to power on the system from modem, fax, etc. It can be programmed to detect a pulse train with pulse low.

The switch off delay is used for the system to maintain the power until the on-going tasks are completed when the Switch Off event occurs. The switch off delay time can be selected as five (5) or twenty-one (21) seconds. The switch off delay timer can be held off within the counting range (set bit 6 of Index F2h, LDN 04h). This bit provides more flexible switch off delay time.



#### 7.3 FDC Register Description

#### 7.3.1 Digital Output Register (DOR) - (Base Address + 02h)

This register controls drive selection and drive motor. The I/O interface reset may be used at any time to clear DOR's contents.

| Bit | Symbol  | Description                                                                       |  |
|-----|---------|-----------------------------------------------------------------------------------|--|
| 7   | -       | Reserved                                                                          |  |
| 6   | -       | Reserved                                                                          |  |
| 5   | MOTB EN | Drive B Motor Enable bit, active high                                             |  |
| 4   | MOTA EN | Drive A Motor Enable bit, active high                                             |  |
| 3   | DMAEN   | Disk Interrupt and DMA Enable bit, active high                                    |  |
| 2   | RESET#  | FDC Function Reset bit, active low. This reset doesn't affect DSR, CCR and DOR.   |  |
| 1   | -       | Reserved                                                                          |  |
| 0   | DVSEL   | Drive Selection. When it is low, select drive A. When it is high, select drive B. |  |

#### Table 7-1. Digital Output Register (DOR)

#### 7.3.2 Main Status Register (MSR) - (Base Address + 04h)

This register indicates the disk controller status. It should be read before each byte is sent to or received from the data register, except when in DMA mode.

| Bit | Symbol | Description                                                                                                                               |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RQM    | Request for Master<br>When this bit is set to high, the host can transfer data.                                                           |
| 6   | DIO    | Data Input/Output bit<br>Indicates the direction of data transfer once a RQM is set.<br>Logic 1 = READ. Logic 0 = WRITE.                  |
| 5   | NDM    | Non-DMA Mode<br>Active high. This bit is used with the SPECIFY command.                                                                   |
| 4   | СВ     | Diskette Control Busy<br>It is set active (high) during the execution of a command,<br>and inactive (low) at the end of the result phase. |
| 3   | -      | Reserved                                                                                                                                  |
| 2   | -      | Reserved                                                                                                                                  |
| 1   | DBB    | Drive B Busy<br>It is set high when drive B is in the SEEK portion of a<br>command.                                                       |
| 0   | DAB    | Drive A Busy<br>It is set high when drive A is in the SEEK portion of a<br>command.                                                       |

| Table 7-2. | Main | Status | Register | (MSR) | ) |
|------------|------|--------|----------|-------|---|
|------------|------|--------|----------|-------|---|



#### 7.3.3 Data Register (FIFO) - (Base Address + 05h)

This 8-bit data register actually consists of several registers in a stack, and only one register is presented to the data bus at a time when storing data commands and parameters, or providing diskette-drive status information.

#### 7.3.4 Digital Input Register (DIR) - (Base Address + 07h)

#### Table 7-3. Digital Input Register (DIR)

| Bit | Symbol | Description                                                                                                                      |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------|
| 7   | DSKCHG | Diskette Change bit<br>Indicates the inverting value of the bit monitored from the<br>input of the Diskette Change pin (DSKCHG#) |
| 6-0 |        | Undefined, high-impedance while being read                                                                                       |

#### 7.3.5 Diskette Control Register (DCR) - (Base Address + 07h Write)

The transfer rate register is a 2-bit, READ-only register which controls a programmable divider and provides 16/8/4.8/4 MHz clocks for four (4) various data transfer rates. The bits are defined below:

#### Table 7-4. Diskette Control Register (DCR)

| Bit 0 | Bit 1 | Transfer Rates | Clock Rates | Reduce Write |
|-------|-------|----------------|-------------|--------------|
| 0     | 0     | 500K bps       | 8 MHz       | 0            |
| 1     | 0     | 300K bps       | 4.8 MHz     | 1            |
| 0     | 1     | 250K bps       | 4 MHz       | 1            |
| 1     | 1     | 1M bps         | 16 MHz      | 1            |

#### 7.3.6 Status Register

These 4-byte READ-only registers indicate the status of some determined commands that have been executed during their result phase. Their contents are described in the tables below:

| Bit  | Symbol | Name               | Description                                                                                                                                                                                                                                                                                |
|------|--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7, 6 | IC     | Interrupt Code     | <ul> <li>00 - Execution of the command is completed and correct.</li> <li>01 - Execution of the command has begun, but failed to complete successfully.</li> <li>10 - Invalid command</li> <li>11 - The execution of the command is not correctly completed, caused by polling.</li> </ul> |
| 5    | SE     | Seek End           | The FDC executes a SEEK, RELATIVE SEEK or RE-CALIBRATE command.                                                                                                                                                                                                                            |
| 4    | EC     | Equipment<br>Check | The TRK00# pin cannot be active after a RE-CALIBRATE command is issued, or when the FDC steps outward beyond track 0 with a relative command.                                                                                                                                              |
| 3    | NR     | Not Ready          |                                                                                                                                                                                                                                                                                            |
| 2    | Н      | Head Address       | The current head address                                                                                                                                                                                                                                                                   |
| 1    | DSB    | Drive B Select     | Select drive B                                                                                                                                                                                                                                                                             |
| 0    | DSA    | Drive A Select     | Select drive A                                                                                                                                                                                                                                                                             |

#### Table 7-5. Status Register 0



| Table | 7-6. | Status | Register | 1 |
|-------|------|--------|----------|---|
|-------|------|--------|----------|---|

| Bit | Symbol | Name                    | Description                                                                                                                                        |
|-----|--------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN     | End of Cylinder         | FDC attempts to access a sector beyond the final sector of the track.<br>If TC is not issued after READ or WRITE DATA commands, it will be<br>set. |
| 6   | -      | -                       | Unused, always 0                                                                                                                                   |
| 5   | DE     | Data Error              | A CRC error occurs in the ID field or the data field is detected by FDC.                                                                           |
| 4   | OR     | Overrun/ Underrun       | Overrun on a READ operation or Underrun on a WRITE operation is caused by an insufficient time interval for the CPU or DMA to service the FDC.     |
| 3   | -      | -                       | This bit is always "0."                                                                                                                            |
| 2   | ND     | No Data                 | 1. FDC cannot find the indicated sector while the READ DATA or READ DELETED DATA Commands are executed.                                            |
|     |        |                         | 2. While executing a READ ID Command, an error occurs upon reading the ID field.                                                                   |
|     |        |                         | 3. While executing a READ A TRACK Command, the FDC cannot find the starting sector.                                                                |
| 1   | NW     | Not Writeable           | Activated when a WRITE or FORMAT Command is being executed on a WRITE-protected diskette.                                                          |
| 0   | MA     | Missing Address<br>Mark | 1. The FDC cannot find a data address mark on the specified track or Deleted Data Address mark.                                                    |
|     |        |                         | 2. The FDC cannot find any ID address on the specified track after two (2) index pulses are detected from the INDEX # pin.                         |

## Table 7-7. Status Register 2

| Bit | Symbol | Name                         | Description                                                                                           |
|-----|--------|------------------------------|-------------------------------------------------------------------------------------------------------|
| 7   | -      | -                            | Unused, this bit is always "0".                                                                       |
| 6   | СМ     | Control Mark                 | When the FDC finds a Delete Data Address mark with a READ DATA or SCAN command, this flag bit is set. |
| 5   | DD     | Data Error in Data<br>Field  | When a CRC error is found in the data field, this flag bit is set.                                    |
| 4   | WC     | Wrong Cylinder               | The track address in the ID field is different from the track address specified in the FDC.           |
| 3   | SH     | Scan Equal Hit               | When the condition of "equal" is satisfied with a SCAN command, this flag bit is set.                 |
| 2   | SN     | Scan Not Satisfied           | When FDC cannot find a sector on the cylinder with a SCAN command, this flag bit is set.              |
| 1   | BC     | Bad Cylinder                 | The track address FFh is different from the track address in the FDC.                                 |
| 0   | MD     | Missing Data<br>Address Mark | The Data Address Mark or Deleted Data Address Mark cannot be found by the FDC.                        |

| Bit | Symbol | Name                  | Description                                             |
|-----|--------|-----------------------|---------------------------------------------------------|
| 7   | FT     | Fault                 | The status of the Fault signal from the FDD             |
| 6   | WP     | Write Protect         | The status of the Write Protect signal from the FDD     |
| 5   | RDY    | Ready                 | The status of the Ready signal from the FDD             |
| 4   | TK0    | Track 0               | The status of the Track 0 signal from the FDD           |
| 3   | TS     | Two Side              | The status of the Two Side signal from the FDD          |
| 2   | HD     | Head Address          | The status of the Side Select signal to the FDD         |
| 1   | US1    | Unit Select. Indicate | es the current status of the Unit Select signals to FDD |
| 0   | US0    |                       |                                                         |

Table 7-8. Status Register 3

#### 7.3.7 Reset

IT8680F and IT8680RF implement two (2) types of reset on FDC: software and hardware. Either way will perform FDC reset, releasing the FDC to idle state. While the FDC writes to the disk, the action of performing a RESET will cause the corruption of data and CRC.

#### (1) Hardware Reset (Reset Pin)

With this RESET, all registers of the FDC CORE are cleared (except those programmed by the SPECIFY Command). To exit the RESET state, the DOR bit must be cleared by the host.

#### (2) Software Reset (DOR reset and DSR reset)

The discrepancy between DOR and DSR is that DSR is self-cleared, while DOR must be cleared by the host to exit the RESET state. The DOR RESET has higher priority than the DSR RESET.

## 7.3.8 Controller Phases

The FDC supplies three (3) controller phases: Command Phase, Execution Phase and Result Phase.

## (1) Command Phase

When FDC accepts a command from the host before the end of this phase, a set of command-code bytes and parameter bytes has to be given in the order that the FDC requires. The FDC READ step is enabled only if MSR(7)=1 and MSR(6)=0 (RQM and DIO bit). RQM is set false after each byte-READ cycle, and set true again when a new parameter byte is required, continuing in the READ state while the READ step remains zero (0).

#### (2) Execution Phase

This phase can be completed by the SPECIFY command in DMA or NON-DMA modes. Through the CONFIGURE command, FIFO can be automatically enabled and disabled after each RESET.

#### (3) Result Phase

This phase begins when the IRQx pin is activated. The defined set of result bytes must be read by the Host before this phase can be completed. Before the FDC starts to read data, RQM and DIO must be set high. When the READ step ends, RQM=1, DIO=0, and CB bit is cleared.

#### 7.3.9 Data Transfer Commands Description

All DATA TRANSFER Commands utilize the same parameter bytes and return the same result data byte, differentiating between them only in the five bits (0~4) of the first byte. By sending a CONFIGURE Command, the user transparent implied SEEK can be enabled. During the execution of the SEEK, the Drive Busy bit in MSR is active. The Status Register 0 will contain the error code, and the current cylinder will be indicated by the symbol "C" when the SEEK fails.

| Symbol                          | Name                       | Description                                                                                                                                                                                                      |
|---------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub>                  | Address Line 0             | $A_0$ controls selection of Main Status Register ( $A_0=0$ ) or Data Register ( $A_0=1$ ).                                                                                                                       |
| С                               | Cylinder Number            | C stands for the current/selected Cylinder (track) Number 0 through 76 or the medium.                                                                                                                            |
| D                               | Data                       | D stands for the data pattern to be written into a sector.                                                                                                                                                       |
| D <sub>7</sub> - D <sub>0</sub> | Data Bus                   | Eight-bit Data Bus, where $D_7$ stands for the most significant bit, and $D_0$ stands for the least significant bit.                                                                                             |
| DTL                             | Data Length                | When N is defined as 00, DTL stands for the Data Length which users are going to read out or write into the Sector.                                                                                              |
| EOT                             | End of Track               | EOT stands for the final Sector number on a Cylinder. During a READ or WRITE operation, FDC stops data transfer after a sector # equal to EOT.                                                                   |
| GPL                             | Gap Length                 | GPL stands for the length of Gap 3. During READ/WRITE commands, this value determines the number of bytes that VCOs will stay low after two CRC bytes. During a FORMAT command, it determines the size of Gap 3. |
| Н                               | Head Address               | H stands for head number 0 or 1 as specified in ID field.                                                                                                                                                        |
| HD                              | Head                       | HD stands for a selected Head number 0 or 1 and controls the polarity of pin 27. (H = HD in all command words.)                                                                                                  |
| HLT                             | Head Load Time             | HLT stands for the Head Load Time in the FDD (2 to 254 ms in 2 ms increments).                                                                                                                                   |
| HUT                             | Head Unload Time           | HUT stands for the Head Unload Time after a READ or WRITE operation has occurred (16 to 240 ms in 16 ms increments).                                                                                             |
| MF                              | FM or MFM Mode             | If MF is low, FM Mode is selected, and if it is high, MFM Mode is selected.                                                                                                                                      |
| MT                              | Multi-Track                | If MT is high, a Multi-Track operation is to be performed. If MT=1 after finishing READ/WRITE operation on side 0, FDC will automatically start searching for sector 1 on side 1.                                |
| Ν                               | Number                     | N stands for the number of data bytes written in Sector.                                                                                                                                                         |
| NCN                             | New Cylinder<br>Number     | NCN stands for a New Cylinder Number, which is to be reached as a result of the SEEK operation. Desired position of Head.                                                                                        |
| ND                              | Non-DMA Mode               | ND stands for operation in the Non-DMA Mode.                                                                                                                                                                     |
| PCN                             | Present Cylinder<br>Number | PCN stands for the Cylinder number at the completion of SENSE<br>INTERRUPT STATUS Command. Position of Head at present time.                                                                                     |
| R                               | Record                     | R stands for the sector number, which will be read or written.                                                                                                                                                   |
| R/W                             | READ/WRITE                 | R/W stands for either READ (R) or WRITE (W) signal.                                                                                                                                                              |
| SC                              | Sector                     | SC indicates the number of sectors per cylinder.                                                                                                                                                                 |
| SK                              | Skip                       | SK stands for Skip Deleted Data Address Mark.                                                                                                                                                                    |
| SRT                             | Step Rate Time             | SRT stands for the Stepping Rate for the FDD. (1 to 16 ms in 1 ms increments.) Stepping Rate applies to all drives. (F=1 ms, E=2 ms, etc.)                                                                       |

## Table 7-9. Command Symbol Description

| Symbol                   | Name                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ST0<br>ST1<br>ST2<br>ST3 | Status 0<br>Status 1<br>Status 2<br>Status 3 | ST 0-3 stands for one (1) of four (4) registers which stores the status information after a command has been executed. This information is available during the result phase after command execution. These registers should not be confused with the main status register (selected by $A_0 = 0$ ); ST 0-3 may be read only after a command has been executed and contains information relevant to that particular command. |
| STP                      |                                              | If STP = 1 during a Scan operation, the data in contiguous sectors is<br>compared byte by byte with data sent from the processor (or DMA); and if<br>STP = 2, alternate sectors are read and compared.                                                                                                                                                                                                                       |
| US0, US1                 | Unit Select                                  | US stands for a selected drive number 0 or 1.                                                                                                                                                                                                                                                                                                                                                                                |

## (1) READ DATA

This mode is set by nine (9) command bytes. Each READ operation is initialized by a READ command and finished by reading the data from FIFO through FDC. The sector address automatically increases by one (1) and the data from the next sector is read and sent through the FIFO.

Such a continuous function is called a "Multi Sector READ Operation". When a TC or an implied TC is received, the FDC stops sending data, but continues to read data from the current sector. In addition, it checks the CRC bytes until the READ operation is completed to the end of the sector. The sector size is determined by the N value, from the following formula: sector size =  $2^{(7+N \text{ value})}$  bytes. If the sector size is 128 and the DTL is less than it, the remaining bytes will be READ and checked for CRC error by the FDC. If this occurs in a WRITE operation, the remaining bytes will be filled with 0. If the sector size is not 128, (N > 00), the DTL should be set to FFh. The MT (multitrack) allows the FDC to read both sides of the diskette.

Both N and MT determine the amount of data, as indicated in the following table:

|    | Effects of MT and N Bits |                           |                                |  |  |  |  |  |  |  |  |  |
|----|--------------------------|---------------------------|--------------------------------|--|--|--|--|--|--|--|--|--|
| МТ | N                        | Maximum Transfer Capacity | Final Sector READ<br>from Disk |  |  |  |  |  |  |  |  |  |
| 0  | 1                        | 256 X 26 = 6656           | 26 at side 0 or 1              |  |  |  |  |  |  |  |  |  |
| 1  | 1                        | 256 X 52 = 13312          | 26 at side 1                   |  |  |  |  |  |  |  |  |  |
| 0  | 2                        | 512 X 15 = 7680           | 15 at side 0 or 1              |  |  |  |  |  |  |  |  |  |
| 1  | 2                        | 512 X 30 = 15360          | 15 at side 1                   |  |  |  |  |  |  |  |  |  |
| 0  | 3                        | 1024 X 8 = 8192           | 8 at side 0 or 1               |  |  |  |  |  |  |  |  |  |
| 1  | 3                        | 1024 X16 =16384           | 16 at side 1                   |  |  |  |  |  |  |  |  |  |

| Table | 7-10. | Effects | of MT            | and N | Bits  |
|-------|-------|---------|------------------|-------|-------|
| labio |       | Ellocio | <b>U</b> 1 101 1 |       | Ditto |



|         | READ DATA                       |             |          |         |                                                          |                  |          |          |              |                                                                        |  |  |  |
|---------|---------------------------------|-------------|----------|---------|----------------------------------------------------------|------------------|----------|----------|--------------|------------------------------------------------------------------------|--|--|--|
| DI      |                                 |             |          |         | Dat                                                      | a Bus            |          |          |              | Davida                                                                 |  |  |  |
| Phase   | R/W                             | D7          | D6       | D5      | D4                                                       | D3               | D2       | D1       | D0           | Remarks                                                                |  |  |  |
| Command | W<br>W<br>W<br>W<br>W<br>W<br>W | MT<br>0<br> | MFM<br>0 | SK<br>0 | 0<br>0<br>— C<br>— H<br>R<br>R<br>N<br>EO<br>GP<br>— DTI | 0<br>0<br>T<br>L | 1<br>HDS | 1<br>DS1 | 0<br>DS0<br> | Command Codes<br>Sector ID information before the<br>command execution |  |  |  |
| Result  | R                               |             |          |         | ST(                                                      | )                |          |          |              | and the main system.                                                   |  |  |  |
|         | R<br>R<br>R<br>R<br>R           |             |          |         | ST1<br>ST2<br>C<br>H<br>R<br>R                           | 1<br>2           |          |          |              | command execution<br>Sector ID information after<br>command execution. |  |  |  |

## Table 7-11. Description of the READ DATA Command



## (2) READ DELETED DATA

Except for operating on sectors which have a Deleted Data Address Mark at the beginning of a data field, the READ DELETED DATA command is identical to the READ DATA provided in the previous section.

|           |     |    |     |    | READ               | DELE  | ED DAT | Ά   |     |                                                    |
|-----------|-----|----|-----|----|--------------------|-------|--------|-----|-----|----------------------------------------------------|
|           |     |    |     |    | Dat                | a Bus |        |     |     | Durali                                             |
| Phase     | R/W | D7 | D6  | D5 | D4                 | D3    | D2     | D1  | D0  | Remarks                                            |
| Command   | W   | MT | MFM | SK | 0                  | 1     | 1      | 0   | 0   | Command Codes                                      |
|           | W   | 0  | 0   | 0  | 0                  | 0     | HDS    | DS1 | DS0 |                                                    |
|           | W   |    |     |    | C                  |       |        |     |     | Sector ID information before the                   |
|           | W   |    |     |    | Н                  |       |        |     |     | command execution                                  |
|           | W   |    |     |    | R                  |       |        |     |     |                                                    |
|           | W   |    |     |    | N                  |       |        |     |     |                                                    |
|           | W   |    |     |    | EO                 | Т     |        |     |     |                                                    |
|           | W   |    |     |    | GPI                | L     |        |     |     |                                                    |
|           | W   |    |     |    | DTI                |       |        |     |     |                                                    |
| Execution |     |    |     |    |                    |       |        |     |     | Data transfer between the FDD and the main system. |
| Result    | R   |    |     |    | STO                | )     |        |     |     |                                                    |
|           | R   |    |     |    | ST1                | l     |        |     |     | Status information after                           |
|           | R   |    |     |    | ST2                | 2     |        |     |     |                                                    |
|           | R   |    |     |    | C                  |       |        |     |     | Sector ID information after                        |
|           | R   |    |     |    | command execution. |       |        |     |     |                                                    |
|           | R   |    |     |    |                    |       |        |     |     |                                                    |
|           | R   |    |     |    | N                  |       |        |     |     |                                                    |

#### Table 7-12 Description of the READ DELETED DATA Command



## (3) READ A TRACK

After receiving a pulse from the INDEX# pin, this READ command reads the entire data field from each sector of the track as continuous blocks. If any ID or Data CRC error is found, it continues to read data from the track and indicates the error at the end. Because the MT operation is not allowed under this command, the MT and SK bits should be low during the command execution.

This command terminates normally when the number of sectors specified by EOT has not been read. Provided that any ID Address Mark has been found, the FDC will set the IC code in ST0 to 01 after the second occurrence of the INDEX pulse, indicating an abnormal termination, then finishes this command.

| READ A TRACK |     |    |     |    |     |       |     |     |     |                                                                                                 |  |
|--------------|-----|----|-----|----|-----|-------|-----|-----|-----|-------------------------------------------------------------------------------------------------|--|
| Phase        |     |    |     |    | Dat | a Bus |     |     |     | Pomarka                                                                                         |  |
| Flidse       | r/w | D7 | D6  | D5 | D4  | D3    | D2  | D1  | D0  | Relliarks                                                                                       |  |
| Command      | W   | 0  | MFM | SK | 0   | 0     | 0   | 1   | 0   | Command Codes                                                                                   |  |
|              | W   | 0  | 0   | 0  | 0   | 0     | HDS | DS1 | DS0 |                                                                                                 |  |
|              | W   |    |     |    | C   |       |     |     |     | Sector ID information before the                                                                |  |
|              | W   |    |     |    | Н   |       |     |     |     | command execution                                                                               |  |
|              | W   |    |     |    | R_  |       |     |     |     |                                                                                                 |  |
|              | W   |    |     |    | N   |       |     |     |     |                                                                                                 |  |
|              | W   |    |     |    | EO  | Г     |     |     |     |                                                                                                 |  |
|              | W   |    |     |    | GPL |       |     |     |     |                                                                                                 |  |
|              | W   |    |     |    | DTL |       |     |     |     |                                                                                                 |  |
| Execution    |     |    |     |    |     |       |     |     |     | Data transfer between the FDD<br>and main system cylinder's<br>contents from index hole to EOT. |  |
| Result       | R   |    |     |    | ST0 | )     |     |     |     | Status information after                                                                        |  |
|              | R   |    |     |    | ST1 |       |     |     |     | command execution                                                                               |  |
|              | R   |    |     |    | ST2 |       |     |     |     |                                                                                                 |  |
|              | R   |    |     |    | C   |       |     |     |     | Sector ID information after                                                                     |  |
|              | R   |    |     |    | н   |       |     |     |     | command execution                                                                               |  |
|              | R   |    |     |    |     |       |     |     |     |                                                                                                 |  |
|              | R   |    |     |    | N _ |       |     |     |     |                                                                                                 |  |

#### Table 7-13 Description of the READ A TRACK Command



## (4) WRITE DATA

Each WRITE operation begins with a WRITE DATA command and terminates when data is written into the sector data field, from the host via the FIFO. After this, the FDC computes the CRC value and stores it in the CRC field. The sector number in "R" is incremented by one (1), and the next data operation is performed (Multi Sector WRITE Operation). During this operation, when a terminal count signal or an over/underrun occurs, the remaining data field is filled with zeros (0s). The operation of WRITE DATA command is similar to that of the READ DATA command in many respects, such as transfer capacity, end of the cylinder bit, no data bit, and ID information. The definition of DTL for those cases in N is the same as "no" or 0, etc.

|           |            |    |     |                                  | ١               | WRITE I | DATA |     |     |                             |
|-----------|------------|----|-----|----------------------------------|-----------------|---------|------|-----|-----|-----------------------------|
| Dhasa     |            |    |     |                                  | Dat             | a Bus   |      |     |     | Demerke                     |
| Fnase     | <b>K/W</b> | D7 | D6  | D5                               | D4              | D3      | D2   | D1  | D0  | Remarks                     |
| Command   | W          | MT | MFM | 0                                | 0               | 0       | 1    | 0   | 1   | Command Codes               |
|           | W          | 0  | 0   | 0                                | 0               | 0       | HDS  | DS1 | DS0 |                             |
|           | W          |    |     | Sector ID information before the |                 |         |      |     |     |                             |
|           | W          |    |     | command execution                |                 |         |      |     |     |                             |
|           | W          |    |     |                                  |                 |         |      |     |     |                             |
|           | W          |    |     |                                  |                 |         |      |     |     |                             |
|           | W          |    |     |                                  |                 |         |      |     |     |                             |
|           | W          |    |     |                                  |                 |         |      |     |     |                             |
|           | W          |    |     |                                  | DTI             | L       |      |     |     |                             |
| Execution |            |    |     |                                  |                 |         |      |     |     | Data transfer between the   |
|           |            |    |     |                                  |                 |         |      |     |     | FDD and main system         |
| Result    | R          |    |     |                                  | ST(             | 0       |      |     |     |                             |
|           | R          |    |     |                                  | ST <sup>^</sup> | 1       |      |     |     | Status information after    |
|           | R          |    |     |                                  | ST2             | 2       |      |     |     |                             |
|           | R          |    |     |                                  | C               |         |      |     |     | Sector ID information after |
|           | R          |    |     |                                  | Н               |         |      |     |     | command execution           |
|           | R          |    |     |                                  | R               |         |      |     |     |                             |
|           | R          |    |     |                                  |                 |         |      |     |     |                             |

#### Table 7-14. Description of the WRITE DATA Command



## (5) WRITE DELETED DATA

This command is the same as the WRITE DATA command, except that a Deleted Data Address Mark is written at the beginning of the data field.

|           | WRITE DELETED DATA |    |     |    |                             |       |     |     |     |                                  |  |  |  |
|-----------|--------------------|----|-----|----|-----------------------------|-------|-----|-----|-----|----------------------------------|--|--|--|
| Phase     | DW                 |    |     |    | Dat                         | a Bus |     |     |     | Bomarka                          |  |  |  |
| Flidse    | r./ vv             | D7 | D6  | D5 | D4                          | D3    | D2  | D1  | D0  | Reinarks                         |  |  |  |
| Command   | W                  | MT | MFM | 0  | 0                           | 1     | 0   | 0   | 1   | Command Codes                    |  |  |  |
|           | W                  | 0  | 0   | 0  | 0                           | 0     | HDS | DS1 | DS0 |                                  |  |  |  |
|           | W                  |    |     |    | C                           |       |     |     |     | Sector ID information before the |  |  |  |
|           | W                  |    |     |    | Н                           |       |     |     |     | command execution                |  |  |  |
|           | W                  |    |     |    | R                           |       |     |     |     |                                  |  |  |  |
|           | W                  |    |     |    | N                           |       |     |     |     |                                  |  |  |  |
|           | W                  |    |     |    | EO                          | Τ     |     |     |     |                                  |  |  |  |
|           | W                  |    |     |    | GPI                         | L     |     |     |     |                                  |  |  |  |
|           | W                  |    |     |    | DTI                         |       |     |     |     |                                  |  |  |  |
| Execution |                    |    |     |    |                             |       |     |     |     | Data transfer between the        |  |  |  |
|           |                    |    |     |    |                             |       |     |     |     | FDD and the main system          |  |  |  |
| Result    | R                  |    |     |    | ST(                         | )     |     |     |     |                                  |  |  |  |
|           | R                  |    |     |    | ST1                         |       |     |     |     | Status information after         |  |  |  |
|           | R                  |    |     |    | ST2                         | 2     |     |     |     | command execution                |  |  |  |
|           | R                  |    |     |    | C                           |       |     |     |     |                                  |  |  |  |
|           | R                  |    |     |    | Sector ID Information after |       |     |     |     |                                  |  |  |  |
|           | R                  |    |     |    |                             |       |     |     |     |                                  |  |  |  |
|           | R                  |    |     |    |                             |       |     |     |     |                                  |  |  |  |
|           |                    |    |     |    |                             |       |     |     |     |                                  |  |  |  |

## Table 7-15. Description of the WRITE DELETED DATA Command



#### (6) FORMAT A TRACK

This command is used to format an entire track. Initialized by an INDEX pulse, it writes data to the gaps, address marks, ID fields and data fields. The gaps and data field values are controlled by the host-specified values programmed into N, SC, GPL, and D. The data field is filled with the data byte specified by D. Four (4) data bytes per sector of the ID field: C, H, R, and N are supplied by the host. The C, R, H, and N values must be renewed for each new sector of a track. Only the R value must be changed when a sector is formatted, allowing the disk to be formatted with non-sequential sector addresses. These steps will continue until a new INDEX pulse or the command terminal signal is received.

| FORMAT A TRACK |        |    |     |    |                  |       |     |     |     |                                  |  |
|----------------|--------|----|-----|----|------------------|-------|-----|-----|-----|----------------------------------|--|
| Dhaca          |        |    |     |    | Dat              | a Bus |     |     |     | Pomarka                          |  |
| FlidSe         | F\/ ¥¥ | D7 | D6  | D5 | D4               | D3    | D2  | D1  | D0  | Reinarks                         |  |
| Command        | W      | 0  | MFM | 0  | 0                | 1     | 1   | 0   | 1   | Command Codes                    |  |
|                | W      | 0  | 0   | 0  | 0                | 0     | HDS | DS1 | DS0 |                                  |  |
|                | W      |    |     |    | Bytes/Sector     |       |     |     |     |                                  |  |
|                | W      |    |     |    | Sectors/Cylinder |       |     |     |     |                                  |  |
|                | W      |    |     |    | Gap 3            |       |     |     |     |                                  |  |
|                | W      |    |     |    | Filler Byte      |       |     |     |     |                                  |  |
| Execution      |        |    |     |    |                  |       |     |     |     |                                  |  |
|                |        |    |     |    |                  |       |     |     |     | FDC formats an entire cylinder   |  |
| Result         | R      |    |     |    | ST(              | )     |     |     |     | Status information after         |  |
|                | R      |    |     |    | ST1              |       |     |     |     | command execution                |  |
|                | R      |    |     |    | ST2              | 2     |     |     |     |                                  |  |
|                | R      |    |     |    | C                |       |     |     |     | In this case, the ID information |  |
|                | R      |    |     |    | Н                |       |     |     |     | nas no meaning.                  |  |
|                | R      |    |     |    |                  |       |     |     |     |                                  |  |
|                | R      |    |     |    | N                |       |     |     |     |                                  |  |

#### Table 7-16. Description of the FORMAT A TRACK Command

#### **Control Commands**

A special feature of these commands is that they don't transfer any data. Only three (3) of them generate interrupts when finished (READ ID, RE-CALIBRATE and SEEK).



## (7) READ ID

This command, used to find the actual recording head position, stores at the same time as it reads the first ID field value into the FDC registers. If this doesn't occur even when the second INDEX pulse is issued, an abnormal termination will be generated by setting the IC code in the ST0 to 01.

|           | READ ID |    |     |    |                 |    |     |     |     |                                                                                        |  |  |
|-----------|---------|----|-----|----|-----------------|----|-----|-----|-----|----------------------------------------------------------------------------------------|--|--|
| Bhaca     | DW      |    |     |    | Pomarka         |    |     |     |     |                                                                                        |  |  |
| FildSe    | 1.7.11  | D7 | D6  | D5 | D4              | D3 | D2  | D1  | D0  | Rellidiks                                                                              |  |  |
| Command   | W       | 0  | MFM | 0  | 0               | 1  | 0   | 1   | 0   | Command Codes                                                                          |  |  |
|           | W       | 0  | 0   | 0  | 0               | 0  | HDS | DS1 | DS0 |                                                                                        |  |  |
| Execution |         |    |     |    |                 |    |     |     |     | The first correct ID information<br>on the Cylinder is stored in the<br>Data Register. |  |  |
| Result    | R       |    |     |    | ST(             | 0  |     |     |     | Status information ofter                                                               |  |  |
|           | R       |    |     |    | ST <sup>.</sup> | 1  |     |     |     | command execution                                                                      |  |  |
|           | R       |    |     |    | ST:             | 2  |     |     |     |                                                                                        |  |  |
|           | R       |    |     |    | C               |    |     |     |     | Sector ID information during                                                           |  |  |
|           | R       |    |     |    | Н               |    |     |     |     | execution phase                                                                        |  |  |
|           | R       |    |     |    | R               |    |     |     |     |                                                                                        |  |  |
|           | R       |    |     |    | N               |    |     |     |     |                                                                                        |  |  |

## (8) RE-CALIBRATE

This command retracts the READ/WRITE head to the track 0 position, resetting the value of the PCN counter and checking the TK00# status. If TK00# is low the DIR# pin remains low; if TK00# is high, SE and EC bits are set high, and the command is finished. When TK00# remains low for 77 step pulses, the command is terminated by setting SE and EC bits as described previously. Consequently, if the disk can accommodate more than 80 tracks, more than one RE-CALIBRATE command is required to retract the head to the physical track 0.

| RE-CALIBRATE |      |    |    |    |          |    |    |     |     |                           |
|--------------|------|----|----|----|----------|----|----|-----|-----|---------------------------|
| Dhaaa        |      |    |    |    | <b>D</b> |    |    |     |     |                           |
| Phase        | R/ W | D7 | D6 | D5 | D4       | D3 | D2 | D1  | D0  | Remarks                   |
| Command      | W    | 0  | 0  | 0  | 0        | 0  | 1  | 1   | 1   | Command Codes             |
|              | W    | 0  | 0  | 0  | 0        | 0  | 0  | DS1 | DS0 |                           |
| Execution    |      |    |    |    |          |    |    |     |     | Head retracted to Track 0 |
|              |      |    |    |    |          |    |    |     |     |                           |

| Table 7-18 | Description | of the | RE-CAI | IBRATE | Command  |
|------------|-------------|--------|--------|--------|----------|
|            | Description |        | IL-OAL |        | Commania |



## (9) SEEK

This command controls the READ/WRITE head movement from one track to another. FDC compares PCN's current head position with NCN values after each step pulse to determine the head movement direction, as the following:

PCN < NCN: sets direction signal to 1 and issues step pulses

PCN > NCN: sets direction signal to 0 and issues step pulses

The impulse rate of step pulse is controlled by Stepping Rate Time in the SPECIFY command. The SEEK command will be terminated by setting SE to 1 when the comparison result is PCN = NCN.

For the parallel SEEK operation, the FDC returns to Non-Busy State after the command phase (in Busy State), allowing another SEEK or RE-CALIBRATE command to be issued. Since the SEEK command doesn't have a result phase, it is recommended that a SENSE INTERRUPT command be issued after each SEEK command to verify the head position.

|           | SEEK |    |                        |   |     |       |     |     |     |                                                      |
|-----------|------|----|------------------------|---|-----|-------|-----|-----|-----|------------------------------------------------------|
|           | DAM  |    |                        |   | Dat | a Bus |     |     |     | Demonstra                                            |
| PHASE     | R/W  | D7 | 7 D6 D5 D4 D3 D2 D1 D0 |   |     |       |     |     | D0  | Remarks                                              |
| Command   | W    | 0  | 0                      | 0 | 0   | 1     | 1   | 1   | 1   | Command Codes                                        |
|           | W    | 0  | 0                      | 0 | 0   | 0     | HDS | DS1 | DS0 |                                                      |
|           | W    |    |                        |   | NC  | N     |     |     |     |                                                      |
| Execution |      |    |                        |   |     |       |     |     |     | Head is positioned over proper cylinder on diskette. |

## Table 7-19. Description of the SEEK Command

## (10) SENSE INTERRUPT STATUS

This command resets the interrupt signal, and identifies the cause of interrupt via IC code and SE bit of ST0, as shown in the chart below.

| Table 7-20. Interrupt Identification of the SENSE INTERRUPT STATUS Command |
|----------------------------------------------------------------------------|
|----------------------------------------------------------------------------|

|    | Interrupt Identification |                                                      |  |  |  |  |  |  |  |
|----|--------------------------|------------------------------------------------------|--|--|--|--|--|--|--|
| SE | IC                       | INTERRUPT DUE TO                                     |  |  |  |  |  |  |  |
| 0  | 11                       | Polling                                              |  |  |  |  |  |  |  |
| 1  | 00                       | Normal termination of SEEK or RE-CALIBRATE command   |  |  |  |  |  |  |  |
| 1  | 01                       | Abnormal termination of SEEK or RE-CALIBRATE command |  |  |  |  |  |  |  |

It may be necessary to generate an interrupt when the following conditions occur:

- Before any DATA TRANSFER or READ ID command

- After SEEK, RELATIVE SEEK, or RE-CALIBRATE command (no result phase exists)

- When a DATA TRANSFER is required during an execution phase in the non-DMA mode

| $\mathcal{O}$ | INTEGRATED TECHNOLOGY EXPRESS, INC.            | IT868    |
|---------------|------------------------------------------------|----------|
|               | Table 7-21. Description of the SENSE INTERRUPT | STATUS C |
|               | SENSE INTERRUPT STATUS                         |          |

## ommand

|         | SENSE INTERRUPT STATUS |    |               |    |         |    |    |    |               |                               |
|---------|------------------------|----|---------------|----|---------|----|----|----|---------------|-------------------------------|
| Dhasa   |                        |    |               |    | Domorko |    |    |    |               |                               |
| Fnase   | <b>K/ W</b>            | D7 | D6            | D5 | D4      | D3 | D2 | D1 | D0            | Remarks                       |
| Command | W                      | 0  | 0 0 0 1 0 0 0 |    |         |    |    | 0  | Command Codes |                               |
| Result  | R                      |    | ST0           |    |         |    |    |    |               | Status information at the end |
|         | R                      |    | PCN           |    |         |    |    |    |               | of each SEEK operation        |

## (11) SENSE DRIVE STATUS

This non-execution phase command provides the drive status information which is saved in ST3 (Status Register 3).

## Table 7-22. Description of the SENSE DRIVE STATUS Command

|         | SENSE DRIVE STATUS               |   |   |   |     |        |         |     |     |                              |
|---------|----------------------------------|---|---|---|-----|--------|---------|-----|-----|------------------------------|
| Dhasa   |                                  |   |   |   | Dat | ta Bus |         |     |     | Demonto                      |
| Fnase   | nase K/W D7 D6 D5 D4 D3 D2 D1 D0 |   |   |   |     | D0     | Remarks |     |     |                              |
| Command | W                                | 0 | 0 | 0 | 0   | 0      | 1       | 0   | 0   | Command Codes                |
|         | W                                | 0 | 0 | 0 | 0   | 0      | HDS     | DS1 | DS0 |                              |
| Result  | R                                |   |   |   | ST  | 3      |         |     |     | Status information about FDD |
|         |                                  |   |   |   |     |        |         |     |     |                              |

## (12) SPECIFY

The initial values of the HUT (Head Unload Time), HLT (Head Load Time) and SRT (Step Rate Time) are individually set by this command, as shown in the table below:

#### Table 7-23. Description of the SPECIFY Command

|         | SPECIFY |        |    |    |         |    |    |    |    |               |
|---------|---------|--------|----|----|---------|----|----|----|----|---------------|
| Dhase   |         |        |    |    | Domorko |    |    |    |    |               |
| FlidSe  | K/ VV   | D7     | D6 | D5 | D4      | D3 | D2 | D1 | D0 | Reliaiks      |
| Command | W       | 0      | 0  | 0  | 0       | 0  | 0  | 1  | 1  | Command Codes |
|         | W       | SRTHUT |    |    |         |    |    |    |    |               |
|         | W       |        |    |    | _HLT    |    |    |    | ND |               |



## (13) INVALID

When an undefined command is sent to FDC, the FDC will terminate the command without interrupt. Bit 6 and bit 7 in the Main Status Register are both high. When the CPU reads Status Register 0, it will find an 80H.

|         | INVALID |                         |               |  |  |  |         |  |                                                                   |          |
|---------|---------|-------------------------|---------------|--|--|--|---------|--|-------------------------------------------------------------------|----------|
| Dhaca   | DAM     | Data Bus                |               |  |  |  |         |  |                                                                   | Dementer |
| FildSe  | FC/ VV  | D7 D6 D5 D4 D3 D2 D1 D0 |               |  |  |  | Remarks |  |                                                                   |          |
| Command | W       |                         | invalid codes |  |  |  |         |  | Invalid Command Codes<br>(NOOP - FDC goes into stand<br>by state) |          |
| Result  | R       |                         | ST0           |  |  |  |         |  |                                                                   | STO = 80 |

## Table 7-24. Description of the INVALID Command



#### 7.4 Serial Channel Register Description

IT8680F and IT8680RF incorporate two (2) enhanced serial channels which perform serial to parallel conversion on received data, and parallel to serial conversion on transmitted data. Each of the serial channels individually contains a programmable baud rate generator which is capable of dividing the input clock by a number from 1 to 65535; the data rate of each can also be programmed from 115.2K baud down to 50 baud. The character options are programmable for 1 start bit; 1, 1.5 or 2 stop bits; even, odd, stick or no parity; and privileged interrupts.

| Register | DLAB* | Address   | READ                                    | WRITE                             |
|----------|-------|-----------|-----------------------------------------|-----------------------------------|
| Data     | 0     | Base + 0h | RBR (Receiver Buffer Register)          | TBR (Transmitter Buffer Register) |
|          | 0     | Base + 1h | IER (Interrupt Enable Register)         | IER                               |
|          | х     | Base + 2h | IIR (Interrupt Identification Register) | FCR (FIFO Control Register)       |
| Control  | х     | Base + 3h | LCR (Line Control Register)             | LCR                               |
|          | х     | Base + 4h | MCR (Modem Control Register)            | MCR                               |
|          | 1     | Base + 0h | DLL (Divisor Latch LSB)                 | DLL                               |
|          | 1     | Base + 1h | DLM (Divisor Latch MSB)                 | DLM                               |
|          | х     | Base + 5h | LSR (Line Status Register)              | LSR                               |
| Status   | х     | Base + 6h | MSR (Modem Status Register)             | MSR                               |
|          | х     | Base + 7h | SCR (Scratch Pad Register)              | SCR                               |

#### Table 7-25. Serial Channel Registers

\* DLAB is bit 7 of the Line Control Register.

#### 7.4.1 Data Register

TBR and RBR each hold from five (5) to eight (8) data bits. If the transmitted data is less than eight (8) bits, it aligns to the LSB. Either received or transmitted data is buffered by a shift register, and is latched first by a holding register. The bit 0 of any word is first received and transmitted.

#### (1) RBR (READ only)

This register receives and holds the incoming data. It contains a non-accessible shift register which converts the incoming serial data stream into a parallel 8-bit word.

#### (2) TBR (WRITE only)

This register holds and transmits the data via a non-accessible shift register, and converts the outgoing parallel data into a serial stream before transmission.

## 7.4.2 Control Registers: IER, IIR, FCR, DLL, DLM, LCR and MCR

#### (1) IER (READ/WRITE)

The IER is used to enable (or disable) four (4) active high interrupts which activate the interrupt outputs, with its lower four (4) bits: IER(0), IER(1), IER(2), and IER(3).

IER(0): Sets this bit high to enable the Received Data Available Interrupt (and Timeout Interrupt in the FIFO mode).

IER(1): Sets this bit high to enable the Transmitter Holding Register Empty Interrupt.

IER(2): Sets this bit high to enable the Receiver Line Status Interrupt which is caused when Overrun, Parity, Framing or Break occurs.

IER(3): Set this bit high to enable the Modem Status Interrupt when one of the Modem Status Registers changes its bit state.



IER(4)~IER(7): These bits are always "0."

## (2) IIR (READ only)

This register facilitates the host CPU to determine interrupt priority and its source. The priority of four (4) existing interrupt levels is listed below:

- 1. Received Line Status (highest priority)
- 2. Received Data Ready

- 3. Transmitter Holding Register Empty
- 4. Modem Status (lowest priority)

When a privileged interrupt is pending and the type of interrupt is stored in the IIR which is accessed by the Host, the serial channel holds back all interrupts and indicates the pending interrupts with the highest priority to the Host. Any new interrupts will not be acknowledged until the Host access is over. The contents of the IIR are described in the table below.

| FIFO  | l     | nterrup  | ot    |                   |                                       |                                       |                                                             |  |  |  |  |
|-------|-------|----------|-------|-------------------|---------------------------------------|---------------------------------------|-------------------------------------------------------------|--|--|--|--|
| Mode  | lde   | ntificat | ion   |                   | Interrupt Set and Reset Functions     |                                       |                                                             |  |  |  |  |
|       | F     | Registe  | r     |                   |                                       |                                       |                                                             |  |  |  |  |
| Bit 3 | Bit 2 | Bit 1    | Bit 0 | Priority<br>Level | Interrupt Type                        | Interrupt Source                      | Interrupt Reset<br>Control                                  |  |  |  |  |
| 0     | Х     | Х        | 1     | -                 | None                                  | None                                  | -                                                           |  |  |  |  |
| 0     | 1     | 1        | 0     | First             | Receiver Line Status                  | OE, PE, FE, or BI                     | LSR READ                                                    |  |  |  |  |
| 0     | 1     | 0        | 0     | Second            | Received Data<br>Available            | Received Data<br>Available            | RBR READ or FIFO<br>drops below the trigger<br>level        |  |  |  |  |
| 1     | 1     | 0        | 0     | Second            | Character Timeout<br>Indication       |                                       | RBR READ                                                    |  |  |  |  |
| 0     | 0     | 1        | 0     | Third             | Transmitter Holding<br>Register Empty | Transmitter Holding<br>Register Empty | IIR READ if THRE is<br>the Interrupt Source or<br>THR WRITE |  |  |  |  |
| 0     | 0     | 0        | 0     | Fourth            | Modem Status                          | CTS#, DSR#, RI#,<br>RSLD#             | MSR READ                                                    |  |  |  |  |

## Table 7-26. Interrupt Identification Register

Note: X = Not Defined

IIR(0): Is used to indicate a pending interrupt in either a hard-wired prioritized or polled environment, with a logic 0 state. In such a case, IIR contents may be used as a pointer to the appropriate interrupt service routine.

IIR(1), IIR(2): Are used to identify the highest priority interrupt pending.

IIR(3): In non-FIFO mode, this bit is a logic 0. In the FIFO mode this bit is set along with bit 2 when a Time-out Interrupt is pending. IIR(4), IIR(5): Always logic 0. IIR(6), IIR(7): Are set when FCR(0) = 1.

## (3) FCR

FCR: (WRITE only) This register is used to enable, clear the FIFO, and set the RCVR FIFO trigger level.

FCR(0): XMIT and RCVR FIFO are enabled when this bit is set high. XMIT and RCVR FIFO's is disabled and cleared when this bit is cleared to low. This bit must be a logic 1 if the other bits of the FCR are written to or they will not be properly programmed. When this register changes to non-FIFO mode, all its contents are cleared.

FCR(1): Setting this self-clearing bit to logic 1 clears all contents of the RCVR FIFO and

IT8680F and IT8680RF

resets its related counter to 0 (except the shift register).

FCR(2): This self-clearing bit clears all contents of the XMIT FIFO and resets its related counter to 0 via a logic "1."

FCR(3): This bit doesn't affect the Serial Channel operation. RXRDY and TXRDY functions are not available on this chip. FCR(4), FCR(5): Reserved.

FCR(6), FCR(7): These bits set the trigger levels for the RCVR FIFO interrupt.

| FCR (7) | FCR (6) | RCVR FIFO Trigger Level |
|---------|---------|-------------------------|
| 0       | 0       | 1 byte                  |
| 0       | 1       | 4 bytes                 |
| 1       | 0       | 8 bytes                 |
| 1       | 1       | 14 bytes                |

#### (4) Divisor Latches

Two 8-bit Divisor Latches (DLL and DLM) store the divisor in a 16-bit binary format. They are loaded during the initialization to generate a desired Baud Rate.

#### Baud Rate Generator (BRG)

Each serial channel contains a programmable BRG which can take any clock input (from DC to 8 MHz) to generate standard ANSI/CCITT bit rates for the channel clocking with an external clock oscillator. The DLL or DLM is a number of 16-bit format, providing the divisor 16

range from 1 to  $2^{16}$  to obtain the desired baud rate. The output frequency is 16X data rate.

#### (5) Scratch Pad Register (READ/WRITE)

This 8-bit register does not control the operation of UART in any way. It is intended as a scratch pad register to be used by a programmer to temporarily hold general purpose data.

Table 7-27. Baud Rates Using (24MHz ÷ 13) Clock

| Desired Baud Rate | Divisor Used |
|-------------------|--------------|
| 50                | 2304         |
| 75                | 1536         |
| 110               | 1047         |
| 134.5             | 857          |
| 150               | 768          |
| 300               | 384          |
| 600               | 192          |
| 1200              | 96           |
| 1800              | 64           |
| 2000              | 58           |
| 2400              | 48           |
| 3600              | 32           |
| 4800              | 24           |
| 7200              | 16           |
| 9600              | 12           |
| 19200             | 6            |
| 38400             | 3            |
| 57600             | 2            |
| 115200            | 1            |



## (6) LCR (READ/WRITE)

LCR controls the format of the data character and supplies the information of the serial line. Its contents are:

LCR(0): Word Length Select bit 0 (WLS 0) LCR(1): Word Length Select bit 1 (WLS 1) LCR(2): Stop bit Select (STB) LCR(3): Parity Enable (PEN) LCR(4): Even Parity Select (EPS) LCR(5): Stick Parity bit LCR(6): Break Control LCR(7): Divisor Latch Access bit LCR(0) and LCR(1): Specify the number of

bits in each serial character, encoded as below:

| LCR (1) | LCR (0) | Word Length |
|---------|---------|-------------|
| 0       | 0       | 5 bits      |
| 0       | 1       | 6 bits      |
| 1       | 0       | 7 bits      |
| 1       | 1       | 8 bits      |

LCR(2) specifies the number of stop bits in each serial character, as summarized below:

| LCR (2) | Word Length | No. of Stop Bits |
|---------|-------------|------------------|
| 0       | -           | 1                |
| 1       | 5 bits      | 1.5              |
| 1       | 6 bits      | 2                |
| 1       | 7 bits      | 2                |
| 1       | 8 bits      | 2                |

**Note**: The receiver will ignore all stop bits beyond the first, regardless of the number used in transmission.

LCR(3): A parity bit, between the last data word bit and stop bit, will be generated or checked (transmit or receive data) when LCR(3) is high.

LCR(4): When parity is enabled (LCR(3) = 1), LCR(4) = 0 selects odd parity, and LCR(4) = 1 selects even parity.

LCR(5): When this bit and LCR(3) are high at the same time, the parity bit is transmitted, and then detected by receiver, in opposite state by LCR(4) to force the parity into a known state and to check the parity bit in a known state.

LCR(6): Forces the Serial Output (SOUT) to the spacing state (logic 0) by a logic 1, and this state will remain until a low level resetting LCR(6), enabling the serial port to alert the terminal in a communication system.

LCR(7): Must be set to high to access the Divisor Latches of the baud rate generator during READ or WRITE operations. It must be set low to access the Data Register (RBR and TBR) or the Interrupt Enable Register.



## (7) MCR (READ/WRITE)

Controls the interface by the modem or data set (or device emulating a modem).

| MCR Bits                          | Logic 1         | Logic 0          |
|-----------------------------------|-----------------|------------------|
| MCR(7) 0                          |                 |                  |
| MCR(6) 0                          |                 |                  |
| MCR(5) 0                          |                 |                  |
| MCR(4) Loop                       | Loop Enabled    | Loop Disabled    |
| MCR(3) Interrupt (INT) Enable     | INT Enabled     | INT Disabled     |
| MCR(2) 0                          |                 |                  |
| MCR(1) Request to Send (RTS#)     | RTS# Output Low | RTS# Output High |
| MCR(0) Data Terminal ready (DTR#) | DTR# Output Low | DTR# Output High |

## Table 7-28. Modem Control Register Bits

MCR(5)~MCR(7): Are always low.

MCR(4): Provides a loopback feature for diagnostic test of the serial channel when it is set high. Serial Output (SOUT) is set to the Marking State Shift Register output loops back into the Receiver Shift Register, all Modem Control inputs (CTS#, DSR#, RI# and RLSD#) are disconnected. The four Modem Control outputs (DTR#, RTS#, OUT1 and OUT2) are internally connected to the four Modem Control inputs and forced to inactive high and the transmitted data is immediately received, allowing the processor to verify the transmit and receive data path of the serial channel.

MCR(3): Is the Output 2 bit and enables the serial port interrupt output by a logic 1.

MCR(2): Controls the Output 1 bit, which does not have an output pin and can only be read or written by the CPU.

MCR(1): Controls the Request to Send (RTS#) which is in an inverse logic state with that of MCR(1).

MCR(0): Controls the Data Terminal ready (DTR#) which is in an inverse logic state with that of the MCR(0).

## 7.4.3 Status Register LSR and MSR

#### (1) LSR (READ/WRITE)

This register provides status indications and is usually the first register read by the CPU to determine the cause of an interrupt or to poll the status of each serial channel. The contents of the LSR are described below:

LSR(7): In 450 mode, this bit is always 0. In the FIFO mode, it sets high when there is at least one (1) parity error, framing or break interrupt in the FIFO. This bit is cleared when the CPU reads LSR, if there are no subsequent errors in the FIFO.

LSR(6): READ-only bit indicates that the Transmitter Holding Register and Transmitter Shift Register are both empty. Otherwise, this bit is "0," and has the same function in the FIFO mode.

LSR(5): Transmitter Holding Register Empty (THRE). This READ-only bit indicates that the TBR is empty and is ready to accept a new character for transmission. It is set high when a character is transferred from the THR into the Transmitter Shift Register, causing a priority 3 IIR interrupt which is cleared by a READ of IIR. In the FIFO mode, it is set when the XMIT FIFO is empty and it is cleared when at least one (1) byte is written to the XMIT FIFO.



IT8680F and IT8680RF

LSR(4): Break Interrupt (BI) status bit indicates that the last character received was a break character, (invalid but entire character), including parity and stop bits. This occurs when the received data input is held in the spacing (logic 0) for longer than a full word transmission time (star| bit + data bits + parity + stop bit). When any of these error conditions is detected (LSR(1) to LSR(4)), a Receiver Line Status interrupt (priority 1) will be produced in the IIR, with the IER(2) previously enabled.

LSR(3): Framing Error (FE) bit, a logic 1, indicates that the stop bit in ôhe received character was not valid. It resets low when CPU reads the contents of LSR.

LSR(2): Indicates the parity error (PE) with a logic 1, indicating that the received data character does

not have the correct even or odd parity, as selected by LCR(4). It will be reset to "0" whenever the LSR is read by the CPU.

LSR(1): Overrun Error (OE) bit indicates by a logic 1 that the RBR has been overwritten by the next character before it had been read by the CPU. In the FIFO mode, the OE occurs when the FIFO is full and the next character has been completely received by the Shift Register. It will be reset when the LSR is read by the CPU.

LSR(0): Data ready (DR) bit logic "1" indicates a character has been received by RBR. And logic "0" indicates all of the data in RBR or RCV FIFO has been read.

#### Table 7-29. Line Status Register Bits

| LSR Bits                                        | Logic 1 | Logic 0   |
|-------------------------------------------------|---------|-----------|
| LSR(7) PE/FE/BI (FIFO mode)                     | Error   | No error  |
| LSR(6) Transmitter Empty(TEMT)                  | Empty   | Not empty |
| LSR(5) Transmitter Holding Register Empty(THRE) | Empty   | Not empty |
| LSR(4) Break Interrupt(BI)                      | Break   | No break  |
| LSR(3) Framing Error(FE)                        | Error   | No error  |
| LSR(2) Parity Error(PE)                         | Error   | No error  |
| LSR(1) Overrun Error(OE)                        | Error   | No error  |
| LSR(U) Data Ready(DR)                           | Ready   | Not ready |

#### (2) MSR (READ/WRITE)

This 8-bit register provides current state of the control lines with modems or peripheral devices in addition to this current state information; four of these eight bits MSR(4) - MSR(7) can provide change information when a modem control input changes state. It is reset low when the Host reads the MSR.

MSR(7): Receive Line Signal Detect - Indicates the complement status of Receive Line Signal Detect (RLSD#) input. If MCR(4) = 1, MSR(7) is equivalent to OUT2 of the MCR.

MSR(6): Ring Indicator (RI#) - Indicates the complement status to the RI# input. If MCR(4)=1, MSR(6) is equivalent to OUT1 in the MCR.

MSR(5): Data Set Ready (DSR#) - Indicates that the modem is ready to provide received data to the serial channel receiver circuitry. If the serial channel is in the loop mode (MCR(5) = 1), MSR(5) is equivalent to DTR# in the MCR. MSR(4): Clear to Send (CTS#) - Indicates the complement of CTS# input. When the serial channel is in the loop mode (MCR(4)=1), MSR(5) is equivalent to RTS# in the MCR.

MSR(3): Delta Receiver Line Signal Detect (DRLSD) - Indicates that the RLSD# input state has been changed since the last time read by the Host.

MSR(2): Trailing Edge of Ring Indicator (TERI) -Indicates that the RI input state to the serial channel has been changed from a low to high since the last time read by the Host. The change to logic 1 doesn't activate the TERI.

MSR(1): Delta Data Set Ready (DDSR) - A logic "1" indicates that the DSR# input state to the serial



channel has been changed since the last time read by the Host.

MSR(0): Delta Clear to Send (DCTS) - Indicates that the CTS# input state to the serial channel has

been changed since the last time read by the Host.

| MSR Bits | Mnemonic | Description                       |
|----------|----------|-----------------------------------|
| MSR(7)   | RLSD#    | Receiver Line Signal Detect       |
| MSR(6)   | RI#      | Ring Indicator                    |
| MSR(5)   | DSKR#    | Data Set Ready                    |
| MSR(4)   | CTS#     | Clear To Send                     |
| MSR(3)   | DRLSD#   | Delta Receiver Line Signal Detect |
| MSR(2)   | TERI     | Trailing Edge of Ring Indicator   |
| MSR(1)   | DDSR     | Delta Data Set Ready              |
| MSR(0)   | DCTS     | Delta Clear to Send               |

#### Table 7-30. Modem Status Register Bits

#### 7.4.4 Reset

Reset of IT8680F and IT8680RF should be held to an idle mode reset high for 500ns until initialization, and this causes the following:

- 1. Initialization of the transmitter and receiver internal clock counters.
- 2. Resetting all bits of LSR, (except LSR(5) and LSR(6), THRE and TEMT (they are set only by a hardware reset), all bits of MCR and all corresponding discrete lines, memory and logic elements. Before resetting, IT8680F and IT8680RF remain in the idle modes until programmed.

| Table 7-31 | Reset    | Control | of Ro  | nistor an | d Pinout  | Signals |
|------------|----------|---------|--------|-----------|-----------|---------|
|            | . IVESEL | CONTROL | OI IVE | gister ar | ια Γπισαι | Signais |

| Register/Signal                   | Reset Control | Reset Status                          |
|-----------------------------------|---------------|---------------------------------------|
| Interrupt Enable Register         | Reset         | All bits Low                          |
| Interrupt Identification Register | Reset         | Bit 0 is high and bits 1-7 are low.   |
| FIFO Control Register             | Reset         | All bits Low                          |
| Line Control Register             | Reset         | All bits Low                          |
| Modem Control Register            | Reset         | All bits Low                          |
| Line Status Register              | Reset         | Bits 5 and 6 are high, others are low |
| Modem Status Register             | Reset         | Bits 0-3 low, bits 4-7 input signals  |
| SOUT0, SOUT1                      | Reset         | High                                  |
| RTS0#, RTS1#, DTR0#, DTR1#        | Reset         | High                                  |
| IRQ of Serial Port                | Reset         | High Impedance                        |

## 7.4.5 Programming

Each serial channel of IT8680F and IT8680RF is programmed by control registers, whose contents define the character length, number of stop bits, parity, baud rate and modem interface. Even though the control register can be written in any given order, the IER should be the last because it controls the interrupt enables. After the port is programmed, these registers can still be updated whenever the port is not transferring data.



#### 7.4.6 Software Reset

This approach allows returning to a completely known state without a system reset. This is achieved by writing the required data to the LCR, DLL, DLM and MCR. The LSR and RBR must be read before enabling interrupts to clear out any residual data or status bits which may be invalid for subsequent operations.

#### 7.4.7 Clock Input Operation

The input frequency of the Serial Channel is  $24MHz \div 13$ , not exactly 1.8432MHz.

#### 7.4.8 FIFO Interrupt Mode Operation

#### (1) RCVR Interrupt

When set FCR(0)=1 and IER(0)=1, the RCVR FIFO and receiver interrupts are enabled. The RCVR interrupt occurs under the following conditions:

- a. The receive data available interrupt and the IIR, receive data available indication, will be issued only if the FIFO has reached its programmed trigger level. They will be cleared as soon as the FIFO drops below its trigger level.
- b. The receiver line status interrupt has higher priority than the received data available interrupt.
- c. The time-out timer will be reset after receiving a new character or after the Host reads the RCVR FIFO whenever a time-out interrupt occurs. The timer will be reset when the Host reads one (1) character from the RCVR FIFO.

RCVR FIFO time-out Interrupt: By enabling RCVR FIFO and receiver interrupts, the RCVR FIFO time-out interrupt will occur under the following conditions:

- a. It will occur only if there is at least one (1) character in the FIFO whenever the interval between the most recent received serial character and the most recent Host READ from the FIFO is longer than four (4) conse-cutive character times.
- b. The RLCK clock signal input is used to calculate character times.

c. The time-out timer will be reset after receiving a new character or after the Host reads the RCVR\_EIEO\_whenever\_any\_time-out

IT8680F and IT8680RF

RCVR FIFO whenever any time-out interrupt occurs. The timer will be reset when the Host reads one character from the RCVR FIFO.

#### (2) XMIT Interrupt

By setting FCR(0) and IER(1) to high, the XMIT FIFO and transmitter interrupts are enabled, and the XMIT interrupt will occur under the conditions described below:

- a. The transmitter interrupt will occur when the XMIT FIFO is empty, and it will be reset if the THR is written or the IIR is read.
- b. The transmitter FIFO empty indications will be delayed one character time minus the last stop bit time whenever the following condition occurs: THRE = 1 and there have not been at least two (2) bytes in the transmitter FIFO at the same time since the last THRE = 1. The transmitter interrupt after changing FCR(0) will be immediate. Once it is enabled, the THRE indication is delayed one (1) character time minus the last stop bit time.

The character time-out and RCVR FIFO trigger level interrupts are in the same priority order as the received data available interrupt. The XMIT FIFO empty is in the same priority as the transmitter holding register empty interrupt.

FIFO Polled Mode Operation [FCR(0)=1, and IER(0), IER(1), IER(2), IER(3) or all are zero]

Either or both XMIT and RCVR can be in this operation mode which the user program will check RCVR and XMIT status via the LSR as described below:

LSR(7): RCVR FIFO error indication

LSR(6): XMIT FIFO and Shift register empty

LSR(5): The XMIT FIFO empty indication

LSR(1) - LSR(4): Specifies that errors have occurred. Character error status is handled the same way as that in the interrupt mode. The IIR is not affected since IER(2)=0.



## IT8680F and IT8680RF

LSR(0): Will be high whenever the RCVR FIFO contains at least one byte.

No trigger level is reached or time-out condition indicated in the FIFO Polled Mode.

#### 7.5 Parallel Port

IT8680F and IT8680RF incorporate one multimode high-performance parallel port. IT8680F and IT8680RF support the IBM AT, PS/2 compatible bi-directional parallel port (SPP), the Enhanced Parallel Port (EPP) and the Extended Capabilities Port (ECP). Refer to the IT8680F and IT8680RF Configuration registers and Hardware Configuration Description for information on the following: enabling/ disabling, changing the base address of the parallel port, and operation mode selection.

| Host Connector | Pin No. | SPP     | EPP      | ECP                      |
|----------------|---------|---------|----------|--------------------------|
| 1              | 96      | STB#    | WRITE#   | nStrobe                  |
| 2-9            | 91-84   | PD0 - 7 | PD0 - 7  | PD0 - 7                  |
| 10             | 82      | ACK#    | INTR     | nAck                     |
| 11             | 81      | BUSY    | WAIT#    | Busy PeriphAck(2)        |
| 12             | 80      | PE      | (NU) (1) | PErro nAckReverse(2)     |
| 13             | 79      | SLCT    | (NU) (1) | Select                   |
| 14             | 95      | AFD#    | DSTB#    | nAutoFd HostAck(2)       |
| 15             | 94      | ERR#    | (NU) (1) | nFault nPeriphRequest(2) |
| 16             | 93      | INIT#   | (NU) (1) | nInit nReverseRequest(2) |
| 17             | 92      | SLIN#   | ASTB#    | nSelectIn                |

## Table 7-32. Parallel Port Connector in Different Modes

Notes: 1. NU: Not used

2. Fast mode

3. For more information, please refer to the IEEE 1284 standard.

## 7.5.1 SPP and EPP Modes

| Table 7-33. Address Ma | p and Bit Map for SP | P and EPP Modes |
|------------------------|----------------------|-----------------|
|------------------------|----------------------|-----------------|

| Register         | Address  | I/O | D0    | D1  | D2   | D3   | D4   | D5    | D6   | D7    | Mode    |
|------------------|----------|-----|-------|-----|------|------|------|-------|------|-------|---------|
| Data Port        | Base+00H | R/W | PD0   | PD1 | PD2  | PD3  | PD4  | PD5   | PD6  | PD7   | SPP/EPP |
| Status Port      | Base+01H | R   | TMOUT | 1   | 1    | ERR# | SLCT | PE    | ACK# | BUSY# | SPP/EPP |
| Control Port     | Base+02H | R/W | STB   | AFD | INIT | SLIN | IRQE | PDDIR | 1    | 1     | SPP/EPP |
| EPP Address Port | Base+03H | R/W | PD0   | PD1 | PD2  | PD3  | PD4  | PD5   | PD6  | PD7   | EPP     |
| EPP Data Port0   | Base+05H | R/W | PD0   | PD1 | PD2  | PD3  | PD4  | PD5   | PD6  | PD7   | EPP     |
| EPP Data Port1   | Base+05H | R/W | PD0   | PD1 | PD2  | PD3  | PD4  | PD5   | PD6  | PD7   | EPP     |
| EPP Data Port2   | Base+06H | R/W | PD0   | PD1 | PD2  | PD3  | PD4  | PD5   | PD6  | PD7   | EPP     |
| EPP Data Port3   | Base+07H | R/W | PD0   | PD1 | PD2  | PD3  | PD4  | PD5   | PD6  | PD7   | EPP     |

Note 1. The Base Address depends on the Logical Device configuration registers of Parallel Port (0X60, 0X61).

#### (1) Data Port (Base Address + 00h)

This is a bi-directional 8-bit data port. The direction of data flow is determined by bit 5 of the logic state of the control port register. It forwards directions when the bit is low and reverses when the bit is high.

#### (2) Status Port (Base Address + 01h)

This is a READ only register. Writing to this register has no effect. The contents of this register are latched during an IOR cycle.

Bit 7 - BUSY# : Inverse of printer BUSY signal, a logic "zero" means that the printer is busy and cannot accept another character. A logic "one" means that it is ready to accept the next character.

Bit 6 - ACK# : Printer acknowledge, a logic "zero" means that the printer has received a character and is ready to accept another. A logic "one" means that it is still processing the last character.

Bit 5 - PE: Paper end, a logic "1" indicates a paper end.

Bit 4 - SLCT: Printer selected, a logic "one" means that the printer is on line.

Bit 3 - ERR#: Printer error signal, a logic "zero" (0) means an error has been detected.

Bits 1, 2: Reserved, these bits are always "one" when read.

Bit 0 - TMOUT: This bit is valid only in EPP mode and indicates that a 10-msec time out has occurred in EPP operation. A logic "zero" (0) means no time out and a logic one (1) means that a time out error has been detected. This bit is cleared by a RESET or writing a logic "1" to it. When IT8680F and IT8680RF are selected to non-EPP mode (SPP or ECP), this bit is always logic "one" (1) when read.

#### (3) Control Port (Base Address +02h)

This port provides all output signals to control the printer. The register can be read and written.

Bits 6, 7: Reserved, these two (2) bits are always "one" (1) when read.

Bit 5 PDDIR: Data port direction control, this bit determines the direction of the data port. Set this bit "zero" to output the data port to PD bus and "1" to input from PD bus.

Bit 4 IRQE: Interrupt request enable, setting this bit "1" enables interrupt requests from the parallel port to the Host. An interrupt request is generated by a "zero" (0) to "one" (1) transition of the ACK# signal.

Bit 3 SLIN: Inverse of SLIN# pin, setting this bit to "one" selects the printer.

Bit 2 INIT: Initiate printer, setting this bit to "zero" initializes the printer.



Bit 1 AFD: Inverse of the AFD# pin, setting this bit to "one" causes the printer to automatically feed after each line is printed.

Bit 0 STB: Inverse of the STB# pin, this pin controls the data strobe signal to printer.

## (4) EPP Address Port (Base Address + 03h)

The EPP Address Port is only available in EPP mode. When the Host writes to this port, the contents of D0 -D7 are buffered and output to PD0 - PD7. The leading edge of IOW causes an EPP ADDRESS WRITE cycle. When the Host reads from this port, the contents of PD0 - PD7 are read. The leading edge of IOR causes an EPP ADDRESS READ cycle.

# (5) EPP Data Port 0-3 (Base Address + 04h - 07h)

The EPP Data Ports are only available in EPP mode. When the Host writes to these ports, the contents of D0 - D7 are buffered and output to PD0 - PD7. The leading edge of IOW causes an EPP DATA WRITE cycle. When the Host reads from these ports, the contents of PD0 - PD7 are read. The leading edge of IOR causes an EPP DATA READ cycle.

## 7.5.2 EPP Operation

When the parallel port of IT8680F and IT8680RF is selected to be in EPP mode, the SPP mode is also available.

Address/Data Port address is decoded (Base address + 03h- 07h), the PD bus is in the SPP mode, and the output signals such as STB#, AFD#, INIT#, and SLIN# are set by SPP control port. The direction of the data port is controlled by bit 5 of the control port register. A 10-msec time is required to prevent the system from lockup. The time has elapsed from the beginning of the IOCHRDY high (EPP READ/WRITE cycle) to WAIT# being deasserted. If a time-out occurs, the current EPP READ/WRITE cycle is aborted and a logic "1" will be read in the status port register bit 0. The Host must write 0 to bits 0, 1, 3 of the control port register before any EPP READ/WRITE cycle (EPP spec.) The pins STB#, AFD# and SLIN# are controlled by hardware for the hardware handshaking during EPP READ/WRITE cycle.

#### (1) EPP ADDRESS WRITE

- 1. The Host writes a byte to the EPP Address Port (Base address + 03h). The chip drives D0 - D7 onto PD0 - PD7.
- 2. The chip drives IOCHRDY low and asserts WRITE# (STB#) and ASTB# (SLIN#) after IOW is active.
- 3. Peripheral deasserts WAIT, indicating that the chip may begin the termination of this cycle. The chip then deasserts ASTB#, latches the address from D0 - D7 to PD bus and releases IOCHRDY, allowing the Host to complete the I/O WRITE cycle.
- 4. Peripheral asserts WAIT#, indicating that it acknowledges the termination of the cycle. The chip then deasserts WRITE to terminate the cycle.

## (2) EPP ADDRESS READ

- 1. The Host reads a byte from the EPP Address Port. The chip drives the PD bus to tristate for the peripheral to drive.
- 2. The chip drives IOCHRDY low and asserts ASTB# after IOR is active.
- 3. Peripheral drives PD bus valid and deasserts WAIT, indicating that the chip may begin to terminate this cycle. The chip then deasserts ASTB#, latches the address from PD bus to D0 -D7 and releases IOCHRDY, allowing the Host to complete the I/O READ cycle.
- 4. Peripheral drives PD bus to tristate and then asserts WAIT#, indicating that it acknowledges the termination of the cycle.



#### (3) EPP Data WRITE

- 1. The host writes a byte to the EPP Data Port (Base address +04H - 07H). The chip drives D0- D7 onto PD0 -PD7.
- 2. The chip drives IOCHRDY low and asserts WRITE# (STB#) and DSTB (AFD#) after IOW becomes active.
- 3. Peripheral deasserts WAIT#, indicating that the chip may begin the termination of this cycle. The chip then deasserts DSTB#, latches the data from D0 D7 to PD bus and releases IOCHRDY, allowing the Host to complete the I/O WRITE cycle.
- 4. Peripheral asserts WAIT#, indicating that it acknowledges the termination of the cycle. The chip then deasserts WRITE to terminate the cycle.

#### (4) EPP DATA READ

- 1. The Host reads a byte from the EPP DATA Port. The chip drives PD bus to tristate for peripheral to drive.
- 2. The chip drives IOCHRDY low and asserts DSTB# after IOR is active.
- 3. Peripheral drives PD bus valid and deasserts WAIT#, indicating that the chip may begin the termination of this cycle.

IT8680F and IT8680RF

The chip then deasserts DSTB#, latches the data from PD bus to D0 - D7 and releases IOCHRDY allowing the host to complete the I/O READ cycle.

4. Peripheral tristates PD bus and then asserts WAIT#, indicating that it acknowledges the termination of the cycle.

#### 7.5.3 ECP Mode

This mode is both software and hardware compatible with that of the existing parallel ports, allowing ECP to be used as a standard LPT port when ECP is not required. It provides an automatic high-burst-bandwidth channel that supports DMA or ECP in both forward or reverse directions. A 16-byte FIFO is implemented in both forward and reverse directions to smooth data flow and improve the maximum bandwidth requirement. The port supports an automatic handshaking for the standard parallel port to improve compatibility and increase the speed of mode transfer. It also supports run-length encoded (RLE) decompression in hardware. Compression is accomplished by counting identical bytes and transmitting an RLE byte that indicates how many times a byte is repeated. IT8680F and IT8680RF do not support hardware compression. Please refer to "Extended Capabilities Port Protocol and ISA Interface Standard" for a detailed description.

| Register | D7       | D6        | D5     | D4           | D3          | D2          | D1     | D0     |
|----------|----------|-----------|--------|--------------|-------------|-------------|--------|--------|
| data     | PD7      | PD6       | PD5    | PD4          | PD3         | PD2         | PD1    | PD0    |
| ecpAFifo | Addr/RLE |           | •      | Ado          | ress or RLE | field       | •      |        |
| dsr      | nBusy    | nAck      | PError | Select       | nFault      | 1           | 1      | 1      |
| dcr      | 1        | 1         | PDDIR  | IRQE         | SelectIn    | nInit       | AutoFd | Strobe |
| cFifo    |          |           |        | Parallel Por | t Data FIFO |             |        |        |
| ecpDFifo |          |           |        | ECP Da       | ata FIFO    |             |        |        |
| tFifo    |          |           |        | Test         | FIFO        |             |        |        |
| cnfgA    | 0        | 0         | 0      | 1            | 0           | 0           | 0      | 0      |
| cnfgB    | 0        | intrValue | 0      | 0            | 0           | 0           | 0      | 0      |
| ecr      |          | mode      |        | nErrIntrEn   | dmaEn       | ServiceIntr | full   | empty  |

## Table 7-34. Bit Map of the ECP Registers

## (1) ECP Register Definitions

| Name     | Address    | I/O | ECP Mode | Function                  |
|----------|------------|-----|----------|---------------------------|
| data     | Base +000H | R/W | 000-001  | Data Register             |
| ecpAFIFO | Base +000H | R/W | 011      | ECP FIFO (Address)        |
| dsr      | Base +001H | R/W | All      | Status Register           |
| dcr      | Base +002H | R/W | All      | Control Register          |
| cFifo    | Base +400H | R/W | 010      | Parallel Port Data FIFO   |
| ecpDFIFO | Base +400H | R/W | 011      | ECP FIFO (DATA)           |
| tFifo    | Base +400H | R/W | 110      | Test FIFO                 |
| cnfgA    | Base +400H | R   | 111      | Configuration Register A  |
| cnfgB    | Base +401H | R/W | 111      | Configuration Register B  |
| ecr      | Base +402H | R/W | All      | Extended Control Register |

#### Table 7-35. ECP Register Definitions

**Note** 1: The base address is selected by configuration registers (0X60, 0X61).

## (2) ECP Mode Descriptions

#### Table 7-36. ECP Mode Descriptions

| Mode | Description                 |
|------|-----------------------------|
| 000  | Standard Parallel Port Mode |
| 001  | PS/2 Parallel Port Mode     |
| 010  | Parallel Port FIFO Mode     |
| 011  | ECP Parallel Port Mode      |
| 110  | Test Mode                   |
| 111  | Configuration Mode          |

Note: Please refer to the ECP Register Description from page 60 to 61 for detailed descriptions of mode selection.



## (3) ECP Pin Descriptions

## Table 7-37. ECP Pin Descriptions

| Pin   | Name                       | Туре | Description                                                                                                                                                                                                                                                                                                                                    |
|-------|----------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 96    | nStrobe (HostClk)          | 0    | Used for handshaking with Busy to write data and addresses into the peripheral device.                                                                                                                                                                                                                                                         |
| 91-84 | PD0~PD7                    | I/O  | Address or data or RLE data                                                                                                                                                                                                                                                                                                                    |
| 82    | nACK (PeriphClk)           | I    | Used for handshaking with nAutoFd to transfer data from the peripheral device to the Host.                                                                                                                                                                                                                                                     |
| 81    | Busy (PeriphACK)           | I    | The peripheral uses this signal for flow control in the forward direction (hand-<br>shaking with nStrobe). In the reverse direction, this signal is used to determine<br>whether command or data information is present on PD0~PD7.                                                                                                            |
| 80    | PError<br>(nAckReverse)    | I    | Used to acknowledge nInit from the peripheral which drives this signal low, permitting the host to drive the PD bus.                                                                                                                                                                                                                           |
| 79    | Select                     | I    | Printer On-Line indication                                                                                                                                                                                                                                                                                                                     |
| 95    | nAutoFd (HostAck)          | 0    | In the reverse direction, it is used for handshaking between the nACK and the Host. When it is asserted, a peripheral data byte is requested. In the forward direction, this signal is used to determine whether command or data information is present on PD0 ~ PD7.                                                                          |
| 94    | nFault<br>(nPeriphRequest) | I    | In the forward direction(only), the peripheral is permitted (but not required) to assert this signal (low) to request a reverse transfer while in ECP mode. The signal provides a mechanism for peer-to-peer communication. It is typically used to generate an interrupt to THE host, which has ultimate control over the transfer direction. |
| 93    | nlnit<br>(nReverseRequest) | 0    | The host may drive this signal low to place PD bus in the reverse direction. In ECP mode, the peripheral is permitted to drive the PD bus when nInit is low and nSelect is high.                                                                                                                                                               |
| 92    | nSelectIn<br>(1284 Active) | 0    | Always inactive (high) in ECP mode                                                                                                                                                                                                                                                                                                             |

## (4) Data Port (Base+000h, Modes 000 and 001)

Its contents will be cleared by a RESET. In a WRITE operation, the contents of the data bus are latched by Data Register at the rising edge of the IOW# input. The contents are then sent without being inverted to PD0~PD7. The contents of data ports are read and sent to the host in a READ operation.

## (5) ecpAFifo PORT (Address/RLE) (Base+000h, Mode 011)

Any data byte written to this port is placed in the FIFO and tagged as an ECP Address/RLE. The hardware then sends this data automatically to the peripheral. The operation of this port is only valid in forward direction (dcr(5)=0).

## (6) Device Status Register (dsr) (Base+001h, Mode All)

Bits 0, 1 and 2 of this register are not implemented. They remain at high in a READ operation of Printer Status Register.

dsr(7) :This bit is the inverted level of the Busy input.

dsr(6): This bit is the state of the nAck input. dsr(5): This bit is the state of the PError input. dsr(4): This bit is the state of the Select input. dsr(3): This bit is the state of the nFault input. dsr(2)-dsr(0): These bits are always 1.





#### (7) Device Control Register (dcr) (Base+002h, Mode All)

Bits 6 and 7 of this register supply no function. They are set high during the READ operation, and cannot be written. Contents in bits zero (0) to five (5) are initialized to zero (0) when the RESET pin is active.

- dcr(7)~dcr(6) : These two (2) bits are always high.
- dcr(5): Except in modes 000 and 010, setting this bit low means that the PD bus is in output operation; setting it high, in input operation. This bit will be forced low in mode 000.
- dcr(4): Setting this bit high enables interrupt request from peripheral to host due to a rising edge of the nAck input.
- dcr(3): It is inverted and output to the pin nSelectIn.
- dcr(2): It is output to the pin nInit without inversion.
- dcr(1): It is inverted and output to the pin nAutoFd.
- dcr(0): It is inverted and output to the pin nStrobe.

## (8) Parallel Port Data FIFO (cFifo) (Base+400h, Mode 010)

Bytes written or DMA transferred from the Host to this FIFO are sent by a hardware handshake to the peripheral according to the standard parallel port protocol. This operation is only defined for the forward direction.

#### (9) ECP Data FIFO (ecpDFifo) (Base+400h, Mode 011)

When the direction bit dcr(5) is zero (0), bytes written or DMA transferred from the Host to this FIFO are sent by a hardware handshaking

to the peripheral according to the ECP parallel port protocol. When the dcr(5) is one (1), data bytes from the peripheral to this FIFO are read in an automatic hardware handshaking. The Host can acquire these bytes by performing READ operations or DMA transfers from this FIFO.

## (10) Test FIFO mode (tFifo) (Base+400h, Mode 100)

The Host may operate READ/WRITE or DMA transfers to this FIFO in any direction. Data in this FIFO will be displayed on the PD bus without using hardware protocol handshaking. The tFifo will not accept new data after it is full. Performing a READ from an empty tFifo causes the last data byte to return.

## (11) Configuration Register A (cnfgA) (Base+400h, Mode 111)

This READ-only register indicates to the system that interrupts are ISA-Pulses. This is an 8-bit implementation by returning a 10h.

## (12) Configuration Register B (cnfgB) (Base+401h, Mode 111)

This register is READ-only.

- cnfgB(7): Logic zero READ indicates that the chip does not support hardware RLE compression.
- cnfgB(6):Returns the value on the ISA IRQ line to warn possible conflicts.
- cnfgB(5)~cnfgB(3): A value 000 READ indicates that the interrupt must be selected with jumpers.
- cnfgB(2)~cnfgB(0): A value 000 READ indicates that the DMA channel is a jumpered 8-bit DMA.



## (13) Extended Control Register (ECR) (Base+402h, Mode All)

## Table 7-38. Extended Control Register (ECR) Mode and Description

| ECR      | Mode and Description                                                                                                                                                                                                                                                                                           |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000      | Standard Parallel Port Mode. The FIFO is reset and the direction bit dcr(5) is always zero (forward direction) in this mode.                                                                                                                                                                                   |
| 001      | PS/2 Parallel Port Mode. It is similar to the SPP mode, except that the dcr(5) is READ/WRITE. When dcr(5) is one, the PD bus is tristate. Reading the data port returns the value on the PD bus instead of the value of the data register.                                                                     |
| 010      | Parallel Port Data FIFO Mode. This mode is similar to the 000 mode, except that the Host writes or DMA transfers the data bytes to the FIFO. The FIFO data is then automatically sent to the peripheral using the standard parallel port protocol. This mode is only valid in the forward direction (dcr(5)=0) |
| 011      | ECP Parallel Port Mode. In the forward direction, bytes placed into the ecpDFifo and ecpAFifo are<br>placed in a single FIFO and automatically sent to the peripheral under ECP protocol. In the reverse<br>direction, bytes are sent to the ecpDFifo from ECP port.                                           |
| 100, 101 | Reserved, not defined                                                                                                                                                                                                                                                                                          |
| 110      | Test mode. In this mode, the FIFO may be read from or written to, but it cannot be sent to peripheral.                                                                                                                                                                                                         |
| 111      | Configuration mode. In this mode, the cnfgA and cnfgB registers are accessible at 0x400 and 0x401.                                                                                                                                                                                                             |

#### ECP function control register.

ecr(7)~ecr(5): These bits are used for READ/WRITE and Mode selection.

ecr(4): nErrIntrEn, READ/WRITE, Valid in ECP(011) Mode

- 1: Disables the interrupt generated on the asserting edge of the nFault input.
- 0: Enables the interrupt pulse on the asserting edge of the nFault. An interrupt pulse will be generated if nFault is asserted, or if this bit is written from one to zero in the low level nFault.

#### ecr(3): dmaEn, READ/WRITE

- 1: Enables DMA. DMA starts when serviceIntr (ecr(2)) is 0.
- 0: Disables DMA unconditionally.

## ecr(2): serviceIntr, READ/WRITE

- 1: Disables DMA and all service interrupts
- 0: Enables the service interrupts. This bit will be set to 1 by hardware when one of the three service interrupts has occurred. Writing one to this bit will not generate an interrupt.

#### Case 1: dmaEn=1

During DMA, this bit is set to one (1) (a service interrupt generated) when terminal count is reached.

#### Case 2: dmaEn=0, dcr(5)=0

This bit is set to one (1) (a service interrupt generated) whenever there is writeiIntrThreshold or more space-free bytes in the FIFO.

## Case 3: dmaEn=0, dcr(5)=1

This bit is set to one (1) (a service interrupt generated) whenever there is READIntrThreshold or more valid bytes to be read from the FIFO.

#### ecr(1): full, READ-only

- 1: The FIFO is full and cannot accept another byte.
- 0: The FIFO has at least one (1) free data byte space.

## ecr(0): empty, READ only

- 1: The FIFO is empty.
- 0: The FIFO contains at least one data byte.



#### (14) Mode Switching Operation

In programmed I/O control (mode 000 or 001), P1284 negotiation and all other tasks happening before data is transferred, and are controlled by software. Setting mode to 011 or 010 will cause the hardware to perform an automatic control-line handshaking and transferring information between FIFO and the ECP port.

From mode 000 or 001, any other mode may be immediately switched to or from the other mode. To change direction, the mode must first be set to 001.

In extended forward mode, FIFO must be clear and all signals deasserted before returning to mode 000 or 001. In ECP reverse mode, all data must be read from the FIFO before returning to mode 000 or 001. Unneeded data is usually accumulated during ECP reverse handshaking, as when mode is changed during a data transfer. If the above condition is satisfied, nAutoFd will be deasserted regardless of the transfer state. To avoid bugs during handshaking signals, these guidelines must be followed.

#### (15) Software Operation (ECP)

Before ECP operation can begin, it is first necessary for the Host to switch the mode to 000 to negotiate with the parallel port. Host determines whether peripheral supports ECP protocol during the process.

After the negotiation is completed, the mode is set to 011 (ECP). To enable the drivers, direction must be set to zero (0). Both strobe and autoFd are set to zero (0), causing the nStrobe and nAutoFd signals to be deasserted.

All FIFO data transfers are PWord wide and PWord aligned. Permitted only in the forward direction, address/RLE transfers are bytewide. ECP address/RLE bytes may be sent automatically by writing the ecpAFifo. Similarly, data PWords may be sent automatically via ecpDFifo.

To change directions, the Host switches mode to 001. It then negotiates either the forward or reverse channel, sets direction to one or zero, and finally switches mode to 001. If the direction is set to one (1), the hardware performs a handshaking for each ECP data byte READ, and tries to fill the FIFO. At this time, PWords may be read from the expDFifo while it retains data. It is also possible for the hardware to perform ECP transfers by handshaking with individual bytes under program control in mode = 001, or 000, even though this is a comparatively timeconsuming approach.

## (16) Hardware Operation (DMA)

Standard PC DMA protocol is followed. As in the programmed I/O case, the software sets direction and state. Next, the desired count and memory address are programmed into DMA controller. The dmaEn is set to one (1), and the serviceIntr is set to zero. To complete the process, the DMA channel with the DMA controller is unmasked. The contents in the FIFO are emptied or filled by DMA using the right mode and direction.

DMA is always transferred to or from the FIFO located at 0 x 400. By generating an interrupt and asserting a serviceIntr, DMA is disabled when the DMA controller reaches the terminal count. By not asserting dREQ for more than 32 consecutive DMA cycles, blocking of refresh requests is eliminated.

When it is necessary to disable a DMA while this is performing a transfer, the host DMA controller is disabled serviceIntr is then set to one, and dmaEn is next set to 0. The DMA will start again whether or not the contents in FIFO are empty or full. This is done first by enabling the host DMA controller, then setting dmaEn to one. The procedure is completed with serviceIntr set to 0. Upon completion of a DMA transfer in the forward direction, the software program must wait until the contents in FIFO are empty and the busy line is low to ensure that all data successfully reaches the peripheral device.

## (17) Interrupts

When any of the following states are reached, it is necessary to generate an interrupt.

- serviceIntr = 0, dmaEn = 0, direction = 0, and the number of PWords in FIFO is greater than or equal to writeIntrThreshold.
- serviceIntr = 0, dmaEn = 0, direction = 1, and the number of full PWords in the FIFO is greater than or equal to READIntrThreshold.

- 3. serviceIntr = 0, dmaEn = 1, and DMA reaches the terminal count.
- nErrIntrEn = 0 and nFault goes from high to low or when nErrIntrEn is set from one (1) to zero (0) and nFault is asserted.
- ackIntEn = 1. In current implementations using existing parallel ports, the generated interrupt may be either edge or level type, making it "ISA-friendly".

## (18) Interrupt Driven Programmed I/O

It is also possible to use an interrupt-driven programmed I/O to execute either ECP or parallel port FIFOs. An interrupt will occur in the forward direction when serviceIntr is 0 and the number of free PWords in the FIFO is equal to or greater than writeIntrThreshold. If either of these conditions is not met, it may be filled with writeIntrThreshold PWords. An interrupt will occur in the reverse direction when serviceIntr is zero (0) and the number of available PWords in the FIFO is equal to READIntrThreshold. If it is full, the FIFO can be emptied completely in a single burst. If it is not full, only a number of PWords equal to READIntrThreshold may be read from the FIFO in a single burst. In the test mode, software can determine the values of writeIntrThreshold, READIntrThreshold, and FIFO depth while accessing the FIFO.

Any PC ISA implementation that is adjusted to expedite DMA or I/O transfer must ensure that the bandwidth on the ISA is maintained in the interface. Although the PC ISA bus cannot be directly controlled, the interface bandwidth of the ECP port can be constrained to perform at the optimum speed.

#### (19) Standard Parallel Port

In the forward direction with DMA, the standard parallel port is run at or near the permitted peak bandwidth of 500Kbytes/sec. The state machine does not examine nAck, but just begins the next DMA based on the Busy signal.
INTEGRATED TECHNOLOGY EXPRESS, INC.

# 7.6 Keyboard Controller (KBC)

The keyboard controller is implemented using an 8-bit microcontroller which is capable of executing the 8042 instruction set. In addition, the micro-controller can enter power-down mode by executing two kinds of power-down instructions. The 8-bit microcontroller has 256 bytes of RAM for data memory and two (2) Kbytes of ROM for program storage.

The ROM codes may come from various vendors (or users), and are programmed during the manufacturing process. To assist in developing ROM codes, the keyboard controller has an external access mode. In the external access mode, the internal ROM is disabled and the instructions executed by the microcontroller come from an externally connected ROM.

#### 7.6.1 System Interface

Refer to Figure 7-2. The keyboard controller interfaces with the system through the pins shown in the figure. IOR\* is the system READ. IOW\* is the system WRITE. SA0-11 are the address pins. SD0-7 are the data bus pins. The keyboard controller decodes from system addresses 60h or 64h as its chip select signal. KRST\* is pin P20 of the microcontroller. GATEA20 is pin P21 of the microcontroller. KCLK is the keyboard clock pin; its output is the inversion of pin P26 of the microcontroller, and the input of KCLK is connected to the T0 pin of the microcontroller. KDAT is the keyboard data pin; its output is the inversion of pin P26 of the microcontroller, and the input of KDAT is connected to the P10 of the micro-controller. MCLK is the mouse clock pin; its output is the inversion of pin P23 of the microcontroller, and the input of MCLK is connected to the T1 pin of the micro-controller. MDAT is the keyboard data pin; its output is the inversion of pin P22 of the microcontroller, and the input of KDAT is connected to the P11 of the microcontroller.

Note that the inputs of KCLK and MCLK respectively are connected to the T0 pin and T1 pin of the microcontroller. This means that the inputs to the KCLK and MCLK are tested while the microcontroller is executing conditional jump instructions. Also, the MCLK drives the internal event counter.

#### 7.6.2 Data Registers and Status Register

The keyboard provides two (2) data registers, one is DBIN for data input, the other is DBOUT for data output. The data registers are both 8-bit wide. The status register holds information concerning the status of the data registers, the internal flags, and some userdefined status bits. Please refer to Figure 7-3. OBF is set to one (1) when the microcontroller write a data into DBOUT, and is cleared when the system initiates a DATA READ operation. IBF is set to one when the system initiates a WRITE operation, and is cleared when the microcontroller executes an "IN A, DBB" instruction. The F0 and F1 flags can be set or reset when the microcontroller executes clear and complement flag instructions. F1 also holds system WRITE information when the system performs WRITE operations.



Figure 7-2. Keyboard Controller System Interface





Figure 7-3. Status Register

| Chip Select | SA0 | IOR* | IOW* | Condition            |
|-------------|-----|------|------|----------------------|
| 0           | 0   | 0    | 1    | READ DBOUT           |
| 0           | 1   | 0    | 1    | READ Status          |
| 0           | 0   | 1    | 0    | WRITE DBIN, clear F1 |
| 0           | 1   | 1    | 0    | WRITE DBIN, set F1   |
| 1           | х   | х    | х    | Disable              |

#### Table 7-39. Data Register READ/WRITE Controls

#### 7.6.3 Program Memory

The keyboard controller provides a 2-Kbyte ROM as program storage, with an 11-bit program counter to address the program memory. In the 2-Kbyte address space, three addresses are reserved for interrupt vectors.

Address 0 is reserved for system reset. The microcontroller starts executing the ROM code from address 0 following a system reset.

Address 3 is reserved for the IBF interrupt. An IBF interrupt occurs when the system writes data or a command into the DBIN register and the interrupt is enabled.

Address 7 is reserved for the timer overflow interrupts. The timer/counter of the keyboard controller is 8-bits wide, and can count up to 255 (FFh). After 255, the counter starts counting from 0 and sets the timer overflow interrupt.

#### 7.6.4 Program Status Word

There is a program status word which stores various micro-controller status. Please refer to Figure 7-4. S2 through S0 is the stack pointer pointing into the stack in the data memory. The stack is 8-levels deep.

BS is the working bank selector which selects either bank 0 or bank 1 of the data memory.

F0 is a general purpose flag that can be cleared, complemented, and tested by conditional jump instructions.

AC is the auxiliary carry flag that is affected when the microcontroller performs an ADD instruction, and is tested by the decimal adjustment instructions.

CY is the carry flag indicating the overflow condition results from an add operation in the accumulator of the microcontroller.



Figure 7-4. Program Status Word



#### 7.6.5 Data Memory

There are 256 bytes in the data memory. The data memory is configured as two register banks, an 8-level stack, and user RAM spaces. Each register bank has eight (8) registers. All memory spaces can be indirectly addressed by the micro-controller through R0 and R1 of the two register banks. Only the registers in the two register banks can be directly addressed by the micro-controller. Each level of the 8-level stack occupies two (2) bytes of memory, thus the stack takes sixteen (16) bytes. The memory spaces from 032 to 255 are reserved for users. Please refer to Figure 7-5.



Figure 7-5. Data Memory Configuration

The stack contains information needed in programming the control transfers. Program control transfer occurs when the microcontroller executes CALL, RET or RETR instructions, or an interrupt forces control transfer to its service routine. In case of a CALL instruction or an interrupt, the contents of the program counter and bit 4 through bit 7 of the program status word are pushed onto the stack. In case of a RET or RETR instruction, the stack is popped, and the content of the program counter is restored.

#### 7.6.6 Instruction Timing

Please refer to Figure 7-6. The internal system clock is divided by three (3) to generate the state clock. The state clock is then again divided by five (5) to generate the cycle clock. Consequently, an instruction cycle takes fifteen (15) system clock cycles to complete. The cycle clock is again divided by 32 to further generate the timer clock.

#### 7.6.7 Timer/Counter Operation

The 8-bit timer/counter is configured by software in the ROM. Please refer to Figure 7-6. To enter the timer mode, the microcontroller executes the STRT T instruction. In the timer mode, the input of the 8-bit counter is derived from the system clock divided by 480 (the timer clock).



Figure 7-6. Instruction Timing and Timer/Counter Operation



The counter mode is selected by executing the instruction STRT CNT. In the counter pin TEST1 is sampled every mode. instruction cycle to check for a high level. If a high level is detected, then the 8-bit counter increments by one. The instruction STOP TCNT stops both the timer and the counter. In case the 8-bit counter overflows (from FF to 00) the overflow flag is set. The instruction EN TCNTI enables the timer interrupt; thus when an overflow occurs, the 8-bit counter generates an timer interrupt. A system-reset resets both the overflow flag and the 8-bit counter, and stops either the timer or the counter. The 8-bit counter can be loaded or read by the MOV instruction.

#### 7.6.8 IRQ1 and IRQ12

IRQ1 is the interrupt request for keyboard, and IRQ12 is the interrupt request for mouse. IRQ1 is internally connected to P24 pin of the microcontroller, and IRQ12 is internally connected to pin P25 of the microcontroller.



#### 7.7 RTC Registers

Refer to Table 7-35, the Register Address Map of RTC, containing ten (10) timer registers and four (4) control registers. To initialize the time, calendar and alarm registers properly, the SET bit of CRB must be set to "1" to avoid the generation of the update cycle. After the time, calendar, and alarm registers are written, the SET bit must be set to zero (0) to enable the update cycle. When the time corresponds to the alarm time, the alarm will occur once per day. If the data in the hours-alarm register is between C0 to FF, the alarm will generate once per hour if the data in the minutes and seconds register corresponds to the data in the minutes-alarm and seconds-alarm registers. If both the data of hours-alarm and minutes-alarm registers are located between C0 to FF, the alarm will occur once per minute if the data in the seconds register corresponds to the one in the seconds-alarm register. If all data of the hours-alarm, minutes-alarm and secondsalarm registers are located between C0 to FF, the alarm will generate once per second.

| Address | Function                   | Decimal   | Decimal Range     |                   |
|---------|----------------------------|-----------|-------------------|-------------------|
|         |                            | Range     | Binary Data Mode  | BCD Data Mode     |
| 0       | Seconds                    | 0-59      | 00-3B             | 00-59             |
| 1       | Seconds Alarm              | 0-59      | 00-3B             | 00-59             |
| 2       | Minutes                    | 0-59      | 00-3B             | 00-59             |
| 3       | Minutes Alarm              | 0-59      | 00-3B             | 00-59             |
| 4       | Hours 12-hr mode           | 1-12      | 01-0C AM 81-8C PM | 01-12 AM 81-92 PM |
|         | Hours 24-hr mode           | 0-23      | 00-17             | 00-23             |
| 5       | Hours Alarm 12-hr          | 1-12      | 01-0C AM 81-8C PM | 01-12 AM 81-92 PM |
|         | Hours Alarm 24-hr          | 0-23      | 00-17             | 00-23             |
| 6       | Day of the week (Sunday=1) | 1-7       | 01-07             | 01-07             |
| 7       | Date of the Month          | 1-31      | 01-1F             | 01-31             |
| 8       | Month                      | 1-12      | 01-0C             | 01-12             |
| 9       | Year                       | 0-99      | 00-63             | 00-99             |
| А       | Control register A (CRA)   | R/W * Bit | 7 is READ only    |                   |
| В       | Control register B (CRB)   | R/W * Bit | 0 is READ only    |                   |
| С       | Control register C (CRC)   | READ onl  | у                 |                   |
| D       | Control register D (CRD)   | READ onl  | у                 |                   |

#### Table 7-40. RTC Register Address Map

INTEGRATED TECHNOLOGY EXPRESS, INC.

IT8680F and IT8680RF

#### (1) RTC Control Register A (CRA)

| Bit | Symbol |                    |                                                                                |          | Description                                                            |  |  |  |  |
|-----|--------|--------------------|--------------------------------------------------------------------------------|----------|------------------------------------------------------------------------|--|--|--|--|
| 7   | UIP    | Update In Progress |                                                                                |          |                                                                        |  |  |  |  |
|     |        | 1: upda            | ate cyc                                                                        | le is in | progress or will occur soon.                                           |  |  |  |  |
|     |        | 0: upda            | ate cyc                                                                        | le is nc | ot in progress and will not be for at least 244us.                     |  |  |  |  |
|     |        | UIP ca             | n be c                                                                         | leared I | by SET=1, but cannot be modified by RESET.                             |  |  |  |  |
| 6-4 | DV2-0  | Select             | the co                                                                         | nditions | s of divider chain, and these three (3) bits are not affected by RESET |  |  |  |  |
|     |        | DV2                | DV2 DV1 DV0 Mode                                                               |          |                                                                        |  |  |  |  |
|     |        | 0                  | 0 0 Oscillator disabled                                                        |          |                                                                        |  |  |  |  |
|     |        | 0                  | 0 1 Oscillator disabled                                                        |          |                                                                        |  |  |  |  |
|     |        | 0                  | 1                                                                              | 0        | Normal operation, Oscillator on and divider chain enabled              |  |  |  |  |
|     |        | 1                  | 0                                                                              | 0 X Test |                                                                        |  |  |  |  |
|     |        | 1                  | 1                                                                              | Х        | Oscillator on and divider chain disabled                               |  |  |  |  |
| 3-0 | RS3-0  | Select             | Select one of fifteen states on the divider or disable the divider output, and |          |                                                                        |  |  |  |  |
|     |        | these f            | these four bits are not affected by RESET.                                     |          |                                                                        |  |  |  |  |

The periodic interrupt frequency is determined by RS3-0 bits of CRA. It allows the IRQ of RTC to be triggered from once every 500ms to once every

122.07  $\mu$ s, provided that the periodic interrupt enable bit PIE of CRB is set to one (1).

|     | Rate | Select |     | 32768 Hz 1               | Time Base              |
|-----|------|--------|-----|--------------------------|------------------------|
| RS3 | RS2  | RS1    | RS0 | Period Rate of Interrupt | Frequency of Interrupt |
| 0   | 0    | 0      | 0   | 0.0                      |                        |
| 0   | 0    | 0      | 1   | 3.90625 ms               | 256 Hz                 |
| 0   | 0    | 1      | 0   | 7.8125 ms                | 128 Hz                 |
| 0   | 0    | 1      | 1   | 122.070 μs               | 8192 Hz                |
| 0   | 1    | 0      | 0   | 244.141 μs               | 4096 Hz                |
| 0   | 1    | 0      | 1   | 488.281 μs               | 2048 Hz                |
| 0   | 1    | 1      | 0   | 976.562 μs               | 1024 Hz                |
| 0   | 1    | 1      | 1   | 1.953125 ms              | 512 Hz                 |
| 1   | 0    | 0      | 0   | 3.90635 ms               | 256Hz                  |
| 1   | 0    | 0      | 1   | 7.8125 ms                | 128Hz                  |
| 1   | 0    | 1      | 0   | 15.625 ms                | 64 Hz                  |
| 1   | 0    | 1      | 1   | 31.25 ms                 | 32 Hz                  |
| 1   | 1    | 0      | 0   | 62.5 ms                  | 16 Hz                  |
| 1   | 1    | 0      | 1   | 125 ms 8 Hz              |                        |
| 1   | 1    | 1      | 0   | 250 ms                   | 4 Hz                   |
| 1   | 1    | 1      | 1   | 500ms                    | 2 Hz                   |

#### Table 7-42. Periodic Interrupt Rates Select



#### (2) RTC Control Register B (CRB)

| Bit | Symbol | Description                                                                                 |
|-----|--------|---------------------------------------------------------------------------------------------|
| 7   | SET    | Set (R/W)                                                                                   |
|     |        | 1: update cycle is disabled and the initial time and calendar bytes can be written.         |
|     |        | 0: execute update cycle once per second                                                     |
|     |        | SET cannot be modified by RESET or any internal functions.                                  |
| 6   | PIE    | Periodic Interrupt Enable (R/W)                                                             |
|     |        | 1: IRQ of RTC can be driven low by PF (CRC<6>).                                             |
|     |        | 0: IRQ of RTC cannot be driven low by PF.                                                   |
|     |        | PIE can be cleared by RESET and cannot be modified by any internal functions.               |
| 5   | AIE    | Alarm Interrupt Enable (R/W)                                                                |
|     |        | 1: IRQ of RTC can be driven low by AF (CRC<5>) each second.                                 |
|     |        | 0: IRQ of RTC cannot be driven low by AF.                                                   |
|     |        | AIE can be cleared by RESET and cannot be modified by any internal functions.               |
| 4   | UIE    | Update-ended Interrupt Enable (R/W)                                                         |
|     |        | 1: IRQ of RTC can be driven low by UF (CRC<4>) each second.                                 |
|     |        | 0: IRQ of RTC cannot be driven low by UF.                                                   |
|     |        | UIE can be cleared by RESET or SET(<7>) bit going high.                                     |
| 3   | SQWE   | 1: Output a square wave from pin 63 at the frequency determined by the RS3-RS0 bits in CRA. |
|     |        | 0 : Always 0                                                                                |
|     |        | SQWE can be cleared by RESET.                                                               |
| 2   | DM     | Data Mode (R/W)                                                                             |
|     |        | 1: Data in the time and calendar registers are in binary format.                            |
|     |        | 0: Data in the time and calendar registers are in BCD format.                               |
|     |        | DM cannot be modified by RESET or any internal functions.                                   |
| 1   | 24/12  | 24/12 hour format control (R/W)                                                             |
|     |        | 1 : 24 hour mode                                                                            |
|     |        | 0 : 12 hour mode                                                                            |
|     |        | 24/12 cannot be modified by RESET or any internal functions.                                |
| 0   | DSE    | Daylight Saving Enable (R)                                                                  |
|     |        | 1 : Daylight saving mode enable                                                             |
|     |        | 0 : Daylight saving mode disable                                                            |
|     |        | DSE cannot be modified by RESET or any internal functions.                                  |

# 

#### (3) RTC Control Register C (CRC)

The RTC supports three (3) interrupt events: Periodic interrupt, Alarm interrupt and Updateended interrupt. When an interrupt occurs, the related flag bit is set to one (1) in CRC. These flag bits are set despite the status of the corresponding enable bits in CRB. Only when the interrupt enable bit is set and the corresponding interrupt flag bit is set will the IRQF bit in CRC be activated and IRQ of RTC is pulled low. The state of the interrupt flag bits and RTC IRQ will not be cleared until the READ cycle of CRC is completed.

| Bit | Symbol | Description                                                                                                                                                                       |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IRQF   | Interrupt Request Flag is set to one when PF=PIE=1 and/or AF=AIE=1 and/or                                                                                                         |
|     |        | UF=UIE=1 While IRQF is set to one, the IRQ pin will be driven low.                                                                                                                |
| 6   | PF     | Periodic Interrupt Flag (R)                                                                                                                                                       |
|     |        | 1: IRQF bit is set and an IRQB signal is initiated when PIE=1.                                                                                                                    |
|     |        | 0 : No interrupt                                                                                                                                                                  |
| 5   | AF     | Alarm Interrupt Flag                                                                                                                                                              |
|     |        | 1: Current time has matched alarm time, causing IRQF=1.                                                                                                                           |
|     |        | 0 : No interrupt                                                                                                                                                                  |
| 4   | UF     | Update-ended interrupt Flag is set to 1 after each update cycle. When UIE=1 and UF=1, the CRC<1> IRQF is set to 1 and asserts IRQ. This bit is cleared by RESET or a READ of CRC. |
| 3-0 | 0      | These bits are always 0 and cannot be written.                                                                                                                                    |

#### Table 7-44. RTC Control Register C (CRC)

#### (4) RTC Control Register D (CRD) : READ only

#### Table 7-45. RTC Control Register D (CRD)

| Bit | Symbol | Description                                                                        |  |  |  |  |
|-----|--------|------------------------------------------------------------------------------------|--|--|--|--|
| 7   | VRT    | Valid RAM and Time (R)                                                             |  |  |  |  |
|     |        | This READ-only bit is not affected by RESET, and can only be set by a READ of CRD. |  |  |  |  |
|     |        | E Battery power is normally supplied, and the contents of RTC are valid.           |  |  |  |  |
|     |        | 0: Battery low                                                                     |  |  |  |  |
| 6-0 | 0      | These bits are always read zero (0) and cannot be written.                         |  |  |  |  |



#### 7.8 FIR Controller

The FIR controller of IT8680RF is fully IrDA1.1 compliant. It supports the serial infrared link at 288Kbits, 576Kbits, 1.152Mbits and 4Mbits. The three lower speeds comply with Synchronous Data Link Control (SDLC) protocol, a packet with start/stop flags delimiting a data packet encoded by 'zeroinsertion'. The 4Mbit protocol uses an optical preamble and post-amble to delimit the 4 Pulse Position Modulated (4 PPM) packet data.

#### 7.8.1 FIR Transmit Operation



Figure 7-7. Time Waveform for FIR Transmit Operation

- T1: Setup phase:
  - (1) Set up Tx Control Registers for Transmitting options.
  - (2) Load the byte count to the Transmit Byte Count Register.
  - (3) Set up the host DMA controller and the Tx packet.
  - (4) Set RTS and Transmit Enable bits.

#### T2: Startup phase:

- (1) RTS is active. If no carrier is detected, then the Transmitter begins to transmit.
- (2) DMA request is activated if DMA is enabled. The Tx FIFO is being filled with transmitted data. If DMA is not enabled, WRITE Tx FIFO command can be used.
- (3) If the Num Start Flag/Preamble bit is '0', the transmitter starts sending flags (1M) or Preambles (4M) until the Tx FIFO is half filled (8 bytes). If the Num Start Flag/Preamble bit is '1', the transmitter waits until the Tx FIFO is half filled, then sends two

starting flags (1M mode) or preambles and one Start Flag (4M mode).

T3: Data Send Phase:

- (1) The transmitter starts sending data stored in the FIFO.
- (2) DMA Req stops. The transmitter sends out the remaining data in the FIFO.
- (3) CRC generator inverts the CRC and sends it out.
- (4) Send Closing Flag, set EOM latch, and activate Interrupt.
- T4: End of Transmission
  - (1) The byte Counter counts down to 0.
  - (2) DMA Req stops. The transmitter sends out the remaining data in the FIFO.
  - (3) CRC generator inverts the CRC and sends it out.
  - (4) Closing Flag is sent. EOM latch is set, and Interrupt is activated.
- T5: Idle Phase:
  - The transmitter continues sending '1's or Flags (1M)/Preambles (4M) depending on the Idle line setting option.
  - (2) The host reads the Tx Status Register to check for transmission completion status.
  - (3) Reset EOM, Transmit Enable and RTS bits.
  - (4) End of transmission.

#### 7.8.2 FIR Receive Operation

Receiving logical facilities:

- (1) Receive control circuitry.
- (2) Receive Byte Count Register to keep track of received bytes.
- (3) Receive FIFO, 16 x 11 bits 8-bit data 3-bit status: Frame Error, Abort and End Of Frame.
- (4) Receive Ring Frame Counter to keep track of the Rx byte number in the host Rx buffer.
- (5) Receive Ring Frame Pointer which points to the last byte of the last received packet in the host Rx buffer.

# INTEGRATED TECHNOLOGY EXPRESS, INC.



Figure 7-8. Time Waveform for FIR Receive Operation

- T1: Startup phase:
  - (1) Set up Receive Control Registers for receiving options.
  - (2) Set Receive Enable bit.
  - (3) FIR mode logic detects Carrier, receive clock starts running. If consecutive '1's are received, the receive clock may not be synchronized with the incoming data.
- T2: Flag(s)/Preambles Detection:
  - When the Starting flag is detected, all counters in the receiver are initialized. Characters can be recognized from this point on.
  - (2) '0' deletion starts for 1M-bit mode only.

T3: Address Matching:

- (1) The first non-flag byte after the starting flag is the address. Depending on the address mode option, the frame can be rejected or start receiving. If the frame is rejected, the receiver will look for the next starting flag and another address match.
- T4: Data Receiving:
  - When a data byte is received, the data and the three status bits are stored in the Rx FIFO.

# IT8680F and IT8680RF

- (2) If DMA is enabled, DMA request is activated when the FIFO threshold level is reached. DMA request continues until all data stored in the FIFO has been transferred to the host receive buffer. However, the four
  (4) status bits in the FIFO will not be transferred to the host.
- (3) If DMA is not used, the Read Rx FIFO I/O command can be used. Read the status bits first, then read the data byte. If EOF or Abort is set to '1', the data byte just read is the last byte of the packet. If the FIFO is still not empty, the next entry is the beginning of another packet.
- (4) Receive byte counter and the Receive Ring Frame counter increases accordingly.
- T5: Closing Flag:
  - (1) End Of Frame bit will be set, when the closing flag is detected.
  - (2) CRC pattern is checked. Frame error is set if CRC is wrong.
- T6: Post Frame phase:
  - DAM request continues until all the received data in the FIFO has been transferred. Two
     more bytes in the following format will be stored in Rx FIFO and transmitted to the host receive buffer:

First byte: 7-0 - Byte count 7 to 0 Second byte: 7 - Abort

- 6 Frame Error
- 5 Overrun
- 0 Byte Count 1
- (2) DMA de-activates.
- (3) The Receive Ring Frame Pointer is updated pointing to the 2nd byte above, which has been successfully stored in the host Rx buffer.
- (4) If DMA is not used, the last two bytes will not be stored in the FIFO. Status bit EOF will be set at the last Frame Check byte received.
- (5) Repeat steps T2 through T6 if receiving continuous frame is required.



#### 7.8.3 FIR Controller Registers Description

#### Table 7-46. FIR Controller Registers Summary

| Bank | Address   | READ                                  | WRITE                                 |  |
|------|-----------|---------------------------------------|---------------------------------------|--|
| 0    | Base + 0h | Master Control Register               | Master Control Register               |  |
| 0    | Base + 1h | Master Status Register                | Miscellaneous Control Register        |  |
| 0    | Base + 2h | Rx FIFO Register                      | Tx FIFO Register                      |  |
| 0    | Base + 3h | Tx Control 1 Register                 | Tx Control 1 Register                 |  |
| 0    | Base + 4h | Tx Control 2 Register                 | Tx Control 2 Register                 |  |
| 0    | Base + 5h | Tx Status Register                    |                                       |  |
| 0    | Base + 6h | Rx Control Register                   | Rx Control Register                   |  |
| 0    | Base + 7h | Rx Status Register                    | Reset Command Register                |  |
| 1    | Base + 0h | Master Control Register               | Master Control Register               |  |
| 1    | Base + 1h | Address Register                      | Address Register                      |  |
| 1    | Base + 2h | Rx Byte Count Low Register            |                                       |  |
| 1    | Base + 3h | Rx Byte Count High Register           |                                       |  |
| 1    | Base + 4h | Rx Ring Frame Pointer Low Register    |                                       |  |
| 1    | Base + 5h | Rx Ring Frame Pointer High Register   |                                       |  |
| 1    | Base + 6h | Tx Byte Count Low Register            | Tx Byte Count Low Register            |  |
| 1    | Base + 7h | Tx Byte Count High Register           | Tx Byte Count High Register           |  |
| 2    | Base + 0h | Master Control Register               | Master Control Register               |  |
| 2    | Base + 1h | Infrared Configuration 1 Register     | Infrared Configuration 1 Register     |  |
| 2    | Base + 2h | Infrared Transceiver Control Register | Infrared Transceiver Control Register |  |
| 2    | Base + 3h | Infrared Configuration 2 Register     | Infrared Configuration 2 Register     |  |
| 2    | Base + 4h | Timer Register                        | Timer Register                        |  |
| 2    | Base + 5h | Infrared Configuration 3 Register     | Infrared Configuration 3 Register     |  |
| 2    | Base + 6h | Reserved                              |                                       |  |
| 2    | Base + 7h | Reserved                              |                                       |  |



#### (1) Master Control Register (Bank=0,1,2h, Base Address+0h, READ/WRITE)

- Bit 7 Interrupt Enable Setting this bit to '1' enables all FIR Controller interrupts.
- Bit 6 Tx Enable Setting this bit to '1' enables the transmitter logic in the FIR Controller. No packets are transmitted until the transmitter has been enabled.
- Bit 5 Rx Enable Setting this bit to '1' enables the receiver logic in the FIR Controller. No packets are received until the receiver has been enabled.

Bits 4-0 Bank Select

| b4 | b3 | b2 | b1 | b0 | Bank # |
|----|----|----|----|----|--------|
| 0  | 0  | 0  | 0  | 0  | Bank 0 |
| 0  | 0  | 0  | 0  | 1  | Bank 1 |
| 0  | 0  | 0  | 1  | 0  | Bank 2 |

#### (2) Master Status Register (Bank=0h, Base Address+1h, READ-only)

- Bit 7 Reserved
- Bit 6 Timer Interrupt When set to '1', indicates a timer interrupt is pending.
- Bit 5 Tx Interrupt When set to '1', indicates a transmitter interrupt is pending.
- Bit 4 Rx Interrupt When set to '1', indicates a receiver interrupt is pending. The following conditions clear the Rx interrupt condition.
  - \* Reading the Rx Ring Frame Counter Low Register
  - \* Issuing a Reset Rx Special Condition Interrupt command
  - \* Clearing the Rx Enable bit
  - \* Hardware Reset
  - \* Software Reset
- Bits 3-1 Interrupt identification

These three (3) bits correspond to interrupt identification ID2-ID0 which provide an alternate method for identifying the interrupt source by indicating the interrupt type and priority level as shown in following table:

| Interrupt Type                                                                                   | I<br>D<br>2 | I<br>D<br>1 | I<br>D<br>0 | Priority |
|--------------------------------------------------------------------------------------------------|-------------|-------------|-------------|----------|
| Rx Special<br>Condition<br>* FIFO Overrun<br>* Frame Error<br>* EOF<br>* Rx Abort<br>* Sync/Hunt | 1           | 0           | 0           | Highest  |
| Rx Data Available                                                                                | 1           | 0           | 1           | Second   |
| Tx Buffer Empty                                                                                  | 1           | 1           | 0           | Third    |
| Tx Special<br>Condition<br>* FIFO Underrun<br>* EOM<br>* Early EOM                               | 1           | 1           | 1           | Fourth   |

#### Bit 0 Reserved

#### (3) Miscellaneous Control Register (Bank=0h, Base Address+1h, WRITE-only)

Bits 7-6 DMA Channel Select

Specify single or dual DMA channel usage.

| b7 | b6 | DMA Channel Select                               |  |
|----|----|--------------------------------------------------|--|
| 0  | 0  | No DMA                                           |  |
| 0  | 1  | Channel 1 for Receive                            |  |
| 1  | 0  | Channel 1 for Transmit                           |  |
| 1  | 1  | Channel 1 for Receive/<br>Channel 2 for Transmit |  |

#### Bit 5 Controller Loopback

When set to '1', the FIR controller's transmit data output signal is internally looped back to its receive data input. This allows for diagnostic testing of the FIR controller transmit and receive data paths.

#### Bit 4 4Mbit Loopback

When set to '1', the 4Mbit modem transmits data output signal is internally looped back to its receive data input. This allows for diagnostic testing of the



modem transmit and receive data paths.

#### Bits 3-0 Reserved

#### (4) Rx FIFO Register (Bank=0h, Base Address+2h, READ-only)

Bits 7-0 Receive Data Used to read receive packet data from Rx FIFO

#### (5) Tx FIFO Register (Bank=0h, Base Address+2h, WRITE-only)

Bits 7-0 Transmit Data Used to write transmit packet data to Tx FIFO.

#### (6) Tx Control 1 Register (Bank=0h, Base Address+3h, READ/WRITE)

Bit 7 Request To Send (RTS) Setting this bit to '1' activates the Request To Send signal to the modem.

> Note: The Tx Enable bit (bit 6 of Master Control Register) must be set, and Tx FIFO must contain transmit data prior to activating RTS. Setting this bit to '0' de-activates the Request To Send signal to the modem.

Bit 6 Enables Tx FIFO Ready Interrupt

Setting this bit to '1' enables Tx FIFO Ready interrupts.

Setting this bit to '0' disables Tx FIFO Ready interrupts.

- Bit 5 Enables Tx FIFO Underrun/EOM Interrupt Setting this bit to '1' enables FIFO underrun and EOM interrupts.
- Bit 4 Tx FIFO Level Setting this bit to '1' sets the Tx FIFO threshold to half-empty level.

Setting this bit to '0' sets the Tx FIFO threshold to not full level.

Bit 3 Auto Reset RTS

Setting this bit to '1' enables automatic deactivation of the modem Request To Send line at the end of transmission.

For back-to-back transmission, it is desirable that the Request To Send signal remains active for the entire duration in which packets are transmitted. It is therefore recommended that Auto Reset RTS be disabled while running back-toback transmissions. Bit 2 Auto Reset EOM

Setting this bit to '1' causes the EOM bit to automatically clear when the Tx Status Register is read.

Setting this bit to '0' causes the EOM bit to remain set after the Tx Status Register has been read. Only a Reset FIFO Underrun/EOM Latch command or a hardware reset can clear it.

Bit 1 Tx Idle

Setting this bit to '1' causes the TXD output line to remain in the inactive state when the transmitter is idle.

Setting this bit to '0' causes the transmitter to transmit continuous flags (1Mbit mode) or continuous preambles (4Mbit mode) when the transmitter is idle.

Bit 0 Underrun Abort

When a FIFO underrun occurs, the software has two options before transmission is terminated. One option is to send an abort sequence to the receiving end. The other option is to transmit a CRC and an ending/stop flag following the transmission of the last data byte in Tx FIFO.

Setting this bit to '1' causes the transmitter to transmit an abort sequence when underrun occurs.

Setting this bit to '0' causes the transmitter to transmit a CRC and an ending/stop flag immediately following the transmission of the last data byte in Tx FIFO before the underrun condition occurs.

#### (7) Tx Control 2 Register (Bank=0h, Base Address+4h, READ/WRITE)

Bit 7 Send Break

Setting this bit to '1' causes the transmitter to transmit zeros.

Bit 6 Enables TX CRC

Setting this bit to '1' enables automatic CRC generation of all outgoing packets. The CRC is automatically generated by the transmitter logic and transmitted after the data field, but before the ending flag.

Setting this bit to '0' disables CRC generation. This allows transmission of packets already containing a valid CRC.



- Bits 5-4 SIR Interaction Pulse (SIP) Control Commands the 4Mbit modem to send a SIR Interaction Pulse based on the bit setting. A '01' bit setting instructs the 4Mbit modem to transmit a SIP at the end of current packet. A '10' bit setting instructs the 4Mbit modem to transmit a SIP immediately, regardless of the modem's current activity. Note: SIP control bits are self-clearing.
- Bit 3 Num Start Flag/Preamble Specifies the number of starting flags or preambles to transmit for a given packet. Setting this bit to '1' causes only two starting flags or a single preamble to be transmitted per packet. Setting this bit to '0' causes several

starting flags or preambles to be transmitted.

Bits 2-0 Early EOM Interrupt Level

| b2 | b1 | b0 | Early EOM Interrupt Level |
|----|----|----|---------------------------|
| 0  | 0  | 0  | Interrupt by EOM Only     |
| 0  | 0  | 1  | Tx Byte Count = 16        |
| 0  | 1  | 0  | Tx Byte Count = 32        |
| 0  | 1  | 1  | Tx Byte Count = 64        |
| 1  | 0  | 0  | Tx Byte Count = 128       |
| 1  | 0  | 1  | Tx Byte Count = 256       |
| 1  | 1  | 0  | Tx Byte Count = 512       |
| 1  | 1  | 1  | Tx Byte Count = 1024      |

#### (8) Tx Status Register (Bank=0h, Base Address+5h, READ-only)

#### Bits 7-4 Reserved

Bit 3 FIFO Underrun

When set to '1', indicates Tx FIFO ran out of data before the transmitter could finish transmitting all the data(i.e. Tx FIFO is empty, and the Tx Byte Count value is greater than zero). This bit must be reset by an explicit FIFO UNDERRUN/EOM LATCH command.

Bit 2 End of Message (EOM) When set to '1', indicates transmission completed successfully. The EOM interrupt occurs immediately after the CRC and ending flag have been transmitted. If bit 2 of Tx Control 1 Register (Auto Reset EOM) is enabled, the EOM bit will automatically clear when Tx Status is read. The EOM bit can also cleared by a RESET FIFO UNDERRUN LATCH command from the Reset Command Register.

#### Bit 1 Tx FIFO Ready

When set to '1', indicates Tx FIFO is ready for more data transfers. when the bit 6 of Tx Control 1 Register is set, an interrupt is generated whenever this condition becomes true. Alternately, this bit may be polled when the interrupt is disabled. When Tx FIFO is full, this bit is set to '0'.

Bit 0 Early EOM

When set to '1', indicates the Tx Byte Count has reached the count level set by the Early EOM Interrupt Level bits. This bit is cleared by reading Tx Status.

#### (9) Rx Control Register (Bank=0h, Base Address+6h, READ/WRITE)

#### Bit 7 Rx FIFO Level

Setting this bit to '1' sets the Rx FIFO threshold to half-full (more than 8 bytes of Receive data are still remaining in FIFO). Setting this bit to '0' sets the Rx FIFO threshold to not empty (more than 1 byte of Receive data remaining in FIFO).

Bit 6 Enables Rx CRC Setting this bit to '1' enables automatic CRC checking of all incoming packets. Setting this bit to '0' disables CRC checking. Disabling this bit results in no CRC errors being reported.

#### Bits 5-4 Rx Address Mode Specifies the type of address filtering to apply for determining which receive frames to accept.

| b5 | b4 | Rx Address Mode                                   |  |
|----|----|---------------------------------------------------|--|
| 0  | 0  | All packets accepted                              |  |
| 0  | 1  | Address must match Frame<br>Address Register(FAR) |  |
| 1  | 0  | Address (high nibble) must<br>match FAR           |  |
| 1  | 1  | Reserved                                          |  |

Note: Packets with a universal address 0x7F are always accepted



- Bit 3 Enables Sync/Hunt Change interrupt Setting this bit to '1' enables Sync/Hunt Change interrupts.
- Bit 2 Reserved
- Bit 1 Enables Rx FIFO ready Interrupt Setting this bit to '1' enables Rx FIFO Ready interrupts. Setting this bit to '0' disables Rx FIFO Ready interrupts.
- Bit 0 Enables Rx Special Condition Interrupt Setting this bit to '1' enables the following special condition interrupts:
  - \* Overrun
  - \* Frame Error
  - \* End of Frame (EOF)
  - \* Rx Abort

Setting this bit to '0' disables the above special condition interrupts:

#### (10) Rx Status Register (Bank=0h, Base Address+7h, READ-only)

Bit 7 Rx Abort

When set to '1', indicates abort sequence detected in the receive data stream of current packet.

In 1Mbit mode, the abort sequence is characterized by seven (7) or more consecutive 1's in the data stream.

In 4Mbit mode, the abort sequence is represented by two (2) or more illegal symbols "0000" after a valid start flag but before a complete stop flag; or an illegal symbol, which is not part of a valid stop flag field, received any time after a valid flag.

- Bit 6 Frame Error When set to '1', indicates a CRC or alignment error was detected in the incoming data stream. This bit is automatically cleared upon detection of the beginning/start flag of the next incoming packet.
- Bit 5 FIFO Overrun Interrupt When set to '1', indicates the host system was not fast enough removing the data out of Rx FIFO before it overflowed with received data.

- Bit 4 End of Frame (EOF) When set to '1', indicates an ending/stop flag or abort sequence was detected in the incoming data stream. This bit is automatically cleared upon detection of the beginning/start flag of the next incoming packet.
- Bit 3 Rx Data Available When set to '1', indicates Rx FIFO is not empty. When set to '0', indicates Rx FIFO is empty.

When this bit is set, it does not cause an interrupt; rather it is used to unload the FIFO by polling.

- Note: Rx FIFO Level (bit 7 of Rx Control Register) has no effect on the Rx Data Available bit.
- Bit 2 Sync/Hunt Change
  - When set to '1', indicates a transition or status change occurred on the internal Sync/Hunt signal. The following conditions cause the Sync/Hunt signal to change states:
  - \* When ENTER HUNT MODE command is issued
  - \* Valid SDLC start or stop flag is detected.
  - \* Valid preamble or stop flag is detected (4Mbit mode)

If bit 3 of Rx Control Register (Enables Sync/Hunt Change Interrupt bit) is enabled, the setting of Sync/Hunt Change bit causes an interrupt to the host system. Reading the Rx Status Register after the interrupt has occurred clears the Sync/Hunt Change bit. If bit 3 of Rx Control Register is disabled, reading Rx Status register will directly provide the status of the Sync/Hunt signal and will not clear the Sync/Hunt Change bit.

#### Bits 1-0 Reserved

#### (11) Reset Command Register (Bank=0h, Base Address+7h, WRITE-only)

Bits 7-4 RESET Command Used to send a reset signal to the appropriate hardware in order to clear a particular status condition, a counter, or general reset.



| b7 | <b>b6</b> | b5 | b4 | RESET Command                           |
|----|-----------|----|----|-----------------------------------------|
| 0  | 0         | 0  | 1  | Enter Hunt Mode                         |
| 0  | 0         | 1  | 0  | Reset Rx FIFO Pointer                   |
| 0  | 0         | 1  | 1  | Reset Rx Special Condition<br>Interrupt |
| 0  | 1         | 0  | 0  | Reset Rx Ring Frame<br>Pointer          |
| 0  | 1         | 0  | 1  | Reset FIFO Underrun/EOM<br>Latch        |
| 0  | 1         | 1  | 0  | Reset Tx FIFO Pointer                   |
| 0  | 1         | 1  | 1  | Hardware Reset                          |

Note: These bits are self-clearing (i.e. a programmer does not need to reset the Reset Command bit value to "0000")

Bits 3-0 Reserved

#### (12) Frame Address Register (Bank=1h, Base Address+1h, READ/WRITE)

Bits 7-1 Rx Frame Address, A7-A1 Specifies the address value that must be contained in the address field of incoming frames.

Bit 0 is always '0'.

| b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|----|----|----|----|----|----|----|----|
| A7 | A6 | A5 | A4 | A3 | A2 | A1 | 0  |

#### (13) Rx Byte Count Low Register (Bank=1h, Base Address+2h, READ-only)

#### Bits 7-0 Rx Byte Count, D7-D0

Provides a running count (low-order value) of the number of bytes of data being received. It is useful when receiving back-to-back packets.

| b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|----|----|----|----|----|----|----|----|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

(14) Rx Byte Count High Register (Bank=1h, Base Address+3h, READ-only)

#### Bits 7-5 Reserved

Bits 4-0 Rx Byte Count, D12-D8

Provides a running count (high-order value) of the number of bytes of data being received. It is useful when receiving back-to-back packets.

| b4  | b3  | b2  | b1 | b0 |
|-----|-----|-----|----|----|
| D12 | D11 | D10 | D9 | D8 |

#### (15) Rx Ring Frame Pointer Low Register (Bank=1h, Base Address+4h, READ-only)

Bits 7-0 Ring Frame Pointer (RFP), D7-D0 Used in back-to-back packet reception to provide the end-of-packet pointer value.

| b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|----|----|----|----|----|----|----|----|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

#### (16) Rx Ring Frame Pointer High Register (Bank=1h, Base Address+5h, READ-only)

Bits 7-0 Ring Frame Pointer (RFP), D15-D8 Used in back-to-back packet reception to provide the end-of-packet pointer value.

| b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
|-----|-----|-----|-----|-----|-----|----|----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |

The RFP value is initially set to '0000h'. Thus, software should not use the RFP value for any computation prior to receiving the first packet.

#### (17) Tx Byte Count Low Register (Bank=1h, Base Address+6h, READ/WRITE)

#### Bits 7-0 Tx Byte Count, D7-D0

Provides a running count (low-order value) of the number of bytes remaining to be transmitted. Before enabling transmission, software loads this register with the low-order byte length of the data packet. When the counter reaches zero (0), the transmitter ceases to make DMA requests. Transmission continues until Tx FIFO is depleted.

| b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|----|----|----|----|----|----|----|----|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

#### (18) Tx Byte Count High Register (Bank=1h, Base Address+7h, READ/WRITE)

#### Bits 7-5 Reserved

Bits 4-0 Tx Byte Count, D12-D8

Specifies the high-order byte length of the data packet to be transmitted. Refer Tx Byte Count Register.

| b4  | b3  | b2  | b1 | b0 |
|-----|-----|-----|----|----|
| D12 | D11 | D10 | D9 | D8 |



#### (19) Infrared Configuration 1 Register (Bank=2h, Base Address+1h. **READ/WRITE)**

Bits 7-4 Infrared Speed

Specifies the data rate under 1Mbit FIR modulation.

| b7 | b6 | b5 | b4 | Infrared Speed |
|----|----|----|----|----------------|
| 0  | 0  | 0  | 0  | 1.152 Mbps     |
| 0  | 0  | 0  | 1  | 0.576 Mbps     |
| 0  | 0  | 1  | 0  | 0.288 Mbps     |

Bits 3-0 Infrared Modulation

Specifies the modulation mode of infrared communication.

| b3 | b2 | b1 | b0 | Infrared Modulation |
|----|----|----|----|---------------------|
| 0  | 0  | 0  | 0  | HP-SIR              |
| 0  | 0  | 0  | 1  | Sharp ASK           |
| 0  | 0  | 1  | 0  | 1.152 Mbps IrDA     |
| 0  | 0  | 1  | 1  | Reserved            |
| 0  | 1  | 0  | 0  | 4 Mbps IrDA         |

#### (20) Infrared Transceiver Control Register (Bank=2h, Base Address+2h, **READ/WRITE)**

Bits 7-6 Reserved

Bit 5 High/Low Data Frequency When an HP-like transceiver is selected in the configuration register, high or low infrared data frequency is determined by this bit. Setting this bit to '1' causes the low frequency to be asserted on IRRXL pin. Setting this bit to '0' causes the high frequency to be asserted on IRRXH pin. When an IBM-like transceiver is selected in the configuration register, this bit will be invalidated. Mode Select

Bit 4

When an IBM-like transceiver is selected in the configuration register, mode select function will be present on the IRRXH pin.

Setting this bit to '1' causes the external IRRXH pin to be high.

Setting this bit to '0' causes the external IRRXH pin to be low.

When an HP-like transceiver is selected in the configuration register, this bit will be invalidated.

Bit 3 Echo On

Setting this bit to '1' sets the optical loopback feature. This bit is set to '0' on power-up.

Bits 2-0 Reserved



#### (21) Infrared Configuration 2 Register (Bank=2h, Base Address+3h, READ/WRITE)

- Bit 0 Disables FIR Interrupt Setting this bit to '1' causes FIR interrupt request to be masked.
- Bit 1 Disables SIR Interrupt Setting this bit to '1' causes SIR interrupt request to be masked.
- Bits 6-4 Reserved
- Bits 7,3,2 ACEN, CCTRL1, CCTRL0

These bits control the 4M pulse autochopping mechanism. This feature handles transceivers which deliver single pulses that exceed the 165ns maximum supported by the 4M demodulator. When autochop is enabled, the circuit measures a typical pulse width during a frame's preamble sequence and adjusts the chopping level accordingly. The error threshold can be adjusted by using the chop control bits (CCTRL0 and CCTRL1). The recommended setting for 4M mode is ACEN=1 CCTRL1=CCTRL0=0. These bits are reset to 0 on power-up. If this feature is used, the software must set these bits accordingly when entering 4M mode and reset them when leaving 4M mode. Chopping operation with the autochop enable bit reset is provided for diagnostic tests of the transceiver and is not recommended for normal operation where pulse widths can varv significantly. The setting and their effects are as follows:

| Autochop Enable / CCTRL1 / CCTRL0 | Effect                                                                                                                                                                                  |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000                               | Chopping circuit is disabled.                                                                                                                                                           |
| 001                               | Extend the single pulse width tolerance to 187ns. Back-to-back pulses must be greater than 209ns.                                                                                       |
| 010                               | Extend the single pulse width tolerance to 229ns. Back-to-back pulses must be greater than 249ns.                                                                                       |
| 011                               | Extend the single pulse width tolerance to 208ns. Back-to-back pulses must be greater than 229ns.                                                                                       |
| 100                               | Autochop enabled with maximum tolerance for error. Back-to-back pulses must be 62ns longer than a single pulse sample.                                                                  |
| 101                               | Autochop enabled with less tolerance for error. Back-to-back pulses must be 42ns longer than a single pulse sample.                                                                     |
| 110                               | Autochop enabled with zero tolerance for error. Back-to-back pulses must be 42ns longer than a single pulse sample.                                                                     |
| 111                               | Autochop enabled with zero tolerance for error. Back-to-back pulses<br>must be longer than a single pulse sample. Digital transceiver with<br>Rx signal in synchronous with 48MHz clock |

INTEGRATED TECHNOLOGY EXPRESS, INC.

#### (22) Timer Register (Bank=2h, Base Address+4h, READ/WRITE)

Bits 7-0 Timer value, D7-D0

Specifies the initialization value for the down counter. The counter has a period of  $128\mu$ s. When the counter reaches zero (0), an interrupt is generated.

| b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|----|----|----|----|----|----|----|----|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

#### (23) Infrared Configuration 3 Register (Bank=2h, Base Address+5h, READ/WRITE)

- Bit 7 Enables Sharp CD Interrupt Setting this bit to '1' enables Sharp Carrier Detect interrupts.
- Bit 6 Sharp Carrier Detect When set to '1', this READ-only status bit indicates a 500KHz Sharp ASK carrier has been detected. To clear the interrupt, software must WRITE a '1' to this bit.

#### Bits 5-2 Reserved

- Bit 1 Enable Timer Interrupt Setting this bit to '1' enables Timer Interrupt.
- Bit 0 Timer Interrupt When set to '1', indicates a timer interrupt is pending. To clear the interrupt, software must WRITE a '1' to this bit. This bit is self-clearing.



#### 8. DC Electrical Characteristics

#### Absolute Maximum Ratings\*

#### \*Comments

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol          | Parameter           | Min. | Тур. | Max. | Unit | Conditions               |
|-----------------|---------------------|------|------|------|------|--------------------------|
| I/O24 Ty        | pe Buffer           |      |      |      | ·    |                          |
| V <sub>OL</sub> | Low Output Voltage  |      |      | 0.4  | V    | I <sub>OL</sub> = 24 mA  |
| V <sub>OH</sub> | High Output Voltage | 2.4  |      |      | V    | I <sub>OH</sub> = -12 mA |
| VIL             | Low Input Voltage   |      |      | 0.4  | V    |                          |
| VIH             | High Input Voltage  | 2.4  |      |      | V    |                          |
| IIL             | Low Input Leakage   |      | 10   |      | μA   | $V_{IN} = 0$             |
| Іін             | High Input Leakage  |      |      | -10  | μA   | $V_{IN} = VCC$           |
| l <sub>oz</sub> | 3-state Leakage     |      |      | 20   | μA   |                          |
| I/O16 Ty        | pe Buffer           |      | ·    |      |      |                          |
| V <sub>OL</sub> | Low Output Voltage  |      |      | 0.4  | V    | I <sub>OL</sub> = 16 mA  |
| V <sub>OH</sub> | High Output Voltage | 2.4  |      |      | V    | I <sub>OH</sub> = -12 mA |
| VIL             | Low Input Voltage   |      |      | 0.4  | V    |                          |
| VIH             | High Input Voltage  | 2.4  |      |      | V    |                          |
| IIL             | Low Input Leakage   |      | 10   |      | μA   | $V_{IN} = 0$             |
| I <sub>IH</sub> | High Input Leakage  |      |      | -10  | μA   | $V_{IN} = VCC$           |
| I <sub>OZ</sub> | 3-state Leakage     |      |      | 20   | μA   |                          |
| I/O12 Ty        | pe Buffer           |      |      |      |      |                          |
| V <sub>OL</sub> | Low Output Voltage  |      |      | 0.4  | V    | I <sub>OL</sub> = 12 mA  |
| V <sub>OH</sub> | High Output Voltage | 2.4  |      |      | V    | I <sub>OH</sub> = -12 mA |
| VIL             | Low Input Voltage   |      |      | 0.4  | V    |                          |
| VIH             | High Input Voltage  | 2.4  |      |      | V    |                          |
| IIL             | Low Input Leakage   |      | 10   |      | μA   | $V_{IN} = 0$             |
| IIH             | High Input Leakage  |      |      | -10  | μA   | $V_{IN} = VCC$           |
| I <sub>OZ</sub> | 3-state Leakage     |      |      | 20   | μA   |                          |
| l/O8 Typ        | e Buffer            |      |      |      |      |                          |
| V <sub>OL</sub> | Low Output Voltage  |      |      | 0.4  | V    | I <sub>OL</sub> = 8 mA   |
| V <sub>OH</sub> | High Output Voltage | 2.4  |      |      | V    | I <sub>ОН</sub> = -8mA   |
| VIL             | Low Input Voltage   |      |      | 0.4  | V    |                          |

#### DC Electrical Characteristics (VCC = 5V $\pm$ 5%, Ta = 0°C to + 70°C)



| DC | Electrical | <b>Characteristics</b> | (continued) | 1 |
|----|------------|------------------------|-------------|---|
|    |            | onaracteristics        | (continucu) | 1 |

| Symbol          | Parameter           | Min. | Тур. | Max.       | Unit | Conditions               |
|-----------------|---------------------|------|------|------------|------|--------------------------|
| VIH             | High Input Voltage  | 2.4  |      |            | V    |                          |
| Ι <sub>ΙL</sub> | Low Input Leakage   | 1    | 10   |            | μA   | $V_{IN} = 0$             |
| I <sub>IH</sub> | High Input Leakage  | 1    |      | -10        | μA   | V <sub>IN</sub> = VCC    |
| I <sub>OZ</sub> | 3-state Leakage     | 1    |      | 20         | μA   |                          |
| I/OD16 T        | ype Buffer          |      | 4    | 1          | -1   | 1                        |
| V <sub>OL</sub> | Output Low Voltage  |      |      | 0.4        | V    | I <sub>OL</sub> = 16 mA  |
| V <sub>IL</sub> | Low Input Voltage   |      |      | 0.4        | V    |                          |
| VIH             | High Input Voltage  | 2.4  |      |            | V    |                          |
| IIL             | Low Input Leakage   |      | 10   |            | μA   | $V_{IN} = 0$             |
| IIH             | High Input Leakage  |      |      | -10        | μA   | V <sub>IN</sub> = VCC    |
| l <sub>oz</sub> | 3-state Leakage     |      |      | 20         | μΑ   |                          |
| О48 Тур         | e Buffer            |      |      | <u>.</u>   |      |                          |
| V <sub>OL</sub> | Low Output Voltage  |      |      | 0.4        | V    | I <sub>OL</sub> = 48 mA  |
| V <sub>OH</sub> | High Output Voltage | 2.4  |      |            | V    | I <sub>OH</sub> = -12 mA |
| О24 Тур         | e Buffer            |      |      | . <u> </u> |      | ·                        |
| V <sub>OL</sub> | Low Output Voltage  |      |      | 0.4        | V    | I <sub>OL</sub> = 24 mA  |
| V <sub>OH</sub> | High Output Voltage | 2.4  |      |            | V    | I <sub>OH</sub> = -12 mA |
| О12 Тур         | e Buffer            |      |      | ·          |      |                          |
| V <sub>OL</sub> | Low Output Voltage  |      |      | 0.4        | V    | $I_{OL} = 12mA$          |
| V <sub>OH</sub> | High Output Voltage | 2.4  |      |            | V    | I <sub>OH</sub> = -12 mA |
| OD24 Ty         | /pe Buffer          |      |      |            |      |                          |
| V <sub>OL</sub> | Low Output          |      |      | 0.4        | V    | I <sub>OL</sub> = 24 mA  |
| OD16 Ty         | /pe Buffer          |      |      |            |      |                          |
| V <sub>OL</sub> | Low Output          |      |      | 0.4        | V    | I <sub>OL</sub> = 16 mA  |
| OD12 Ty         | /pe Buffer          |      |      |            |      |                          |
| V <sub>OL</sub> | Low Output          |      |      | 0.4        | V    | I <sub>OL</sub> = 12 mA  |
| ОР12 Ту         | pe Buffer           |      |      |            |      |                          |
| V <sub>OH</sub> | High Output Voltage | 2.4  |      |            | V    | I <sub>OH</sub> = -12 mA |
| IS Type         | Buffer              |      |      |            |      |                          |
| VIL             | Low Input Voltage   |      |      | 0.4        | V    |                          |
| VIH             | High Input Voltage  | 2.4  |      |            | V    |                          |
| IIL             | Low Input Leakage   |      | 10   |            | μΑ   | V <sub>IN</sub> = 0      |
| IIH             | High Input Leakage  |      |      | -10        | μΑ   | V <sub>IN</sub> = VCC    |
| RTC             |                     |      |      |            |      |                          |
| Istb            | RTC Standby Current |      | 1.0  | 2.0        | μA   |                          |
| Vbat            | Battery Voltage     | 2.5  |      |            | V    |                          |



#### 9. AC Characteristics (VCC = $5.0V \pm 5\%$ , Ta = $0^{\circ}C$ to + $70^{\circ}C$ )

### 9.1 READ Cycle Timing



#### Table 9-1. READ Cycle Timing

| Symbol | Parameter                                  | Min. | Тур. | Max. | Unit |
|--------|--------------------------------------------|------|------|------|------|
| t1     | Address setup to IOR# $\downarrow$         | 10   |      |      | ns   |
| t2     | Address hold from IOR# $\uparrow$          | 10   |      |      | ns   |
| t3     | IOR# pulse width                           | 100  |      |      | ns   |
| t4     | Data valid to IOR# $\downarrow$            | 25   |      | 65   | ns   |
| t5     | Output floating delay from IOR# $\uparrow$ | 25   |      | 50   | ns   |

#### 9.2 WRITE Cycle Timing



Table 9-2. WRITE Cycle Timing

| Symbol | Parameter                          | Min. | Тур. | Max. | Unit |
|--------|------------------------------------|------|------|------|------|
| t1     | Address setup to IOW# $\downarrow$ | 10   |      |      | ns   |
| t2     | Address hold from IOW# ↑↑          | 10   |      |      | ns   |
| t3     | IOW# pulse width                   | 100  |      |      | ns   |
| t4     | Data setup to IOW# $\uparrow$      | 25   |      |      | ns   |
| t5     | Data hold from IOW# ↑              | 15   |      |      | ns   |



# 9.3 FDC Timing 9.3.1 DMA Operation Timing



#### Table 9-3. DMA Operation Timing of FDC Timing

| Symbol | Parameter                               | Min. | Тур. | Max. | Unit |
|--------|-----------------------------------------|------|------|------|------|
| t1     | DACKx $\downarrow$ to DRQx $\downarrow$ |      |      | 100  | ns   |
| t2     | DRQx $\uparrow$ to IOR# $\downarrow$    | 0    |      |      | ns   |
| t3     | DRQx $\uparrow$ to IOW# $\downarrow$    | 0    |      |      | ns   |

\* The DMA Channel is selected by the configuration register (0X74).

#### 9.3.2 Terminal Count, Index



| Symbol | Parameter            | Min. | Тур. | Max. | Unit |
|--------|----------------------|------|------|------|------|
| t1     | Terminal count width | 80   |      |      | ns   |
| t2     | INDEX# pulse width   | 100  |      |      | ns   |



#### 9.3.3 FDD WRITE/READ Operation Timing



Symbol Parameter Min. Тур. Max. Unit WRITE data width (low) 250/415/ t1 ns 500 250/415/ t2 READ data width (low) ns 500

Table 9-5. FDD WRITE/READ Operation Timing of FDC Timing

Note: In the typical column of above table, each item includes values for 500/300/250 bps transfer rates respectively.

#### 9.3.4 SEEK Operation Timing



| Symbol | Parameter                        | Min. | Тур. | Max. | Unit |
|--------|----------------------------------|------|------|------|------|
| t1     | STEP# active time                | 2.5  |      |      | us   |
| t2     | STEP# cycle time                 | 1    |      |      | ms   |
| t3     | DIR# setup to STEP# $\downarrow$ | 0.5  |      | 2    | us   |

#### Table 9-6. SEEK Operation Timing of FDC Timing



9.4 Serial Port Timing 9.4.1 Transmitter



| Symbol | Parameter                                                   | Min. | Тур. | Max. | Unit          |
|--------|-------------------------------------------------------------|------|------|------|---------------|
| t1     | Delay from falling edge of IOW# (WR THR) to reset interrupt |      |      | 160  | ns            |
| t2     | Delay from initial interrupt reset to transmit start (SOUT) | 1    |      | 5    | Baud<br>cycle |
| t3     | Delay from initial write to IRQx active                     | 8    |      | 24   | baud<br>cycle |
| t4     | Delay from stop (SOUT) to IRQx<br>↑(THRE)                   | 8    |      | 24   | baud<br>cycle |
| t5     | Delay from IOR# ↑ (RD IIR) to reset<br>IRQx (THRE)          |      |      | 120  | ns            |

| Table 9-7. Transmitter of Serial Port Timin | g |
|---------------------------------------------|---|
|---------------------------------------------|---|



#### 9.4.2 Modem

t6

t7



#### Symbol Parameter Min. Тур. Max. Unit t1 Delay from IOW# $\uparrow$ (WR MCR) to 160 ns output (RTS# or DTR#) high t2 Delay from IOW# $\uparrow$ (WR MCR) to 115 ns output (RTS# or DTR#) low Delay to set interrupt IRQx from MODEM input (CTS#) t3 65 ns Delay to set interrupt IRQx from t4 115 ns MODEM input (RLSD#) t5 Delay to set interrupt IRQx from 65 ns MODEM input (DSR#)

Delay to reset interrupt IRQx from

Delay to set interrupt IRQx from

IOR#↑ (RD MSR)

MODEM input (RI#)

#### Table 9-8. Modem of Serial Port Timing

55

150

ns

ns



#### 9.4.3 Receiver



Table 9-9. Receiver of Serial Port Timing

| Symbol | Parameter                                                    | Min. | Тур. | Max. | Unit               |
|--------|--------------------------------------------------------------|------|------|------|--------------------|
| t1     | Delay from stop (SIN) to set IRQx                            |      | 8    |      | <sup>CIK</sup> ACE |
| t2     | Delay from IOR# ↑ (RD RBR/RD LSR)<br>to reset interrupt IRQx |      | 55   |      | ns                 |

Note: <sup>CIk</sup>ACE stands for ACE actual input clock, i.e. 24/13=1.846 MHz internal clock.

#### 9.4.4 IrDA Receive Timing



Table 9-10. IrDA Receive Timing of Serial Port Timing

| Symbol | Parameter                 | Min. | Тур. | Max.  | Unit |
|--------|---------------------------|------|------|-------|------|
| t1     | Pulse Width at 115 kbaud  | 1.41 | 1.6  | 2.71  | us   |
| t1     | Pulse Width at 57.6 kbaud | 2.82 | 3.22 | 3.69  | us   |
| t1     | Pulse Width at 38.4 kbaud | 4.23 | 4.8  | 5.53  | us   |
| t1     | Pulse Width at 19.2 kbaud | 7.05 | 9.7  | 11.07 | us   |
| t1     | Pulse Width at 9.6 kbaud  | 14.1 | 19.5 | 22.13 | us   |
| t1     | Pulse Width at 4.8 kbaud  | 28.2 | 39   | 44.27 | us   |
| t1     | Pulse Width at 2.4 kbaud  | 56.4 | 78   | 88.5  | us   |
| t2     | Bit Time at 115 kbaud     |      | 8.68 |       | us   |
| t2     | Bit Time at 57.6 kbaud    |      | 17.4 |       | us   |
| t2     | Bit Time at 38.4 kbaud    |      | 26   |       | us   |
| t2     | Bit Time at 19.2 kbaud    |      | 52   |       | ms   |
| t2     | Bit Time at 9.6 kbaud     |      | 104  |       | ms   |
| t2     | Bit Time at 4.8 kbaud     |      | 208  |       | ms   |
| t2     | Bit Time at 2.4 kbaud     |      | 416  |       | ms   |

Note: IrDA @ 115k is HPSIR compatible. IrDA @ 2400 will allow compatibility with HP95LX and 48SX.



#### 9.4.5 IrDA Transmit Timing



| Symbol | Parameter                 | Min. | Тур. | Max.  | Unit |
|--------|---------------------------|------|------|-------|------|
| t1     | Pulse Width at 115 kbaud  | 1.41 | 1.6  | 2.71  | ms   |
| t1     | Pulse Width at 57.6 kbaud | 2.82 | 3.22 | 3.69  | ms   |
| t1     | Pulse Width at 38.4 kbaud | 4.23 | 4.8  | 5.53  | ms   |
| t1     | Pulse Width at 19.2 kbaud | 7.05 | 9.7  | 11.07 | ms   |
| t1     | Pulse Width at 9.6 kbaud  | 14.1 | 19.5 | 22.13 | ms   |
| t1     | Pulse Width at 4.8 kbaud  | 28.2 | 39   | 44.27 | ms   |
| t1     | Pulse Width at 2.4 kbaud  | 56.4 | 78   | 88.5  | ms   |
| t2     | Bit Time at 115 kbaud     |      | 8.68 |       | ms   |
| t2     | Bit Time at 57.6 kbaud    |      | 17.4 |       | ms   |
| t2     | Bit Time at 38.4 kbaud    |      | 26   |       | ms   |
| t2     | Bit Time at 19.2 kbaud    |      | 52   |       | ms   |
| t2     | Bit Time at 9.6 kbaud     |      | 104  |       | ms   |
| t2     | Bit Time at 4.8 kbaud     |      | 208  |       | ms   |
| t2     | Bit Time at 2.4 kbaud     |      | 416  |       | ms   |

Table 9-11. IrDA Transmit Timing of Serial Port Timing

**Note**: Criteria for Receive Pulse Detection - A received pulse is considered detected if the pulse width is 1.4 ms minimum.







| Symbol | Parameter                | Min. | Тур. | Max. | Unit |
|--------|--------------------------|------|------|------|------|
| t1     | Modulated Input Bit Time |      |      |      | us   |
| t2     | Off Bit Time             |      |      |      | us   |
| t3     | Modulated Input "high"   | 0.8  | 1    | 1.2  | us   |
| t4     | Modulated Input "low"    | 0.8  | 1    | 1.2  | us   |

Table 9-12. ASKIR Receive Timing of Serial Port Timing

Note: MIRSIN is the modulated input.

#### 9.4.7 ASKIR Transmit Timing



#### Table 9-13. ASKIR Transmit timing of Serial Port Timing

| Symbol | Parameter                 | Min. | Тур. | Max. | Unit |
|--------|---------------------------|------|------|------|------|
| t1     | Modulated Output Bit Time |      |      |      | ms   |
| t2     | Off Bit Time              |      |      |      | ms   |
| t3     | Modulated Output "high"   | 0.8  | 1    | 1.2  | ms   |
| t4     | Modulated Output "low"    | 0.8  | 1    | 1.2  | ms   |

Note: MIRSOUT is the modulated output.

#### 9.5 Parallel Port Timing

#### 9.5.1 Control Signal Delay Time





| Table 9-14. Control & | & Status Setu | p/Hold Time of | <b>Parallel Port</b> | Timing |
|-----------------------|---------------|----------------|----------------------|--------|
|-----------------------|---------------|----------------|----------------------|--------|

| Symbol | Parameter                                          | Min. | Тур. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|------|
| t1     | Delay from IOW# ↑ (WR CTRL PORT)<br>to STB# valid  | 50   |      |      | ns   |
| t2     | Delay from IOW# ↑ (WR CTRL PORT)<br>to AFD# valid  | 50   |      |      | ns   |
| t3     | Delay from IOW# ↑ (WR CTRL PORT)<br>to INIT# valid | 20   |      |      | ns   |
| t4     | Delay from IOW# ↑ (WR CTRL PORT)<br>to SLIN# valid | 75   |      |      | ns   |

#### 9.5.2 Interrupt Request Timing



#### Table 9-15. Control Signal Delay Time of Parallel Port Timing

| Symbol | Parameter                                         | Min. | Тур. | Max. | Unit |
|--------|---------------------------------------------------|------|------|------|------|
| t1     | Delay from ACK# $\downarrow$ to IRQx $\downarrow$ |      |      | 60   | ns   |
| t2     | Delay from ACK# $\uparrow$ to IRQx $\uparrow$     |      |      | 60   | ns   |





#### 9.6 EPP Address or DATA WRITE Cycle

Table 9-16. EPP Address or DATA WRITE Cycle

| Symbol | Parameter                                        | Min. | Тур. | Max. | Unit |
|--------|--------------------------------------------------|------|------|------|------|
| t1     | IOW# asserted to IOCHRDY asserted                | 10   |      | 70   | ns   |
| t2     | IOW# asserted to WRITE# asserted                 | 10   |      | 70   | ns   |
| t3     | IOW# asserted to ASTB# or DSTB# asserted         | 10   |      | 50   | ns   |
| t4     | WRITE# asserted to PD[7:0] valid                 |      |      | 50   | ns   |
| t5     | ASTB# or DSTB# asserted to WAIT#<br>deasserted   | 0    |      | 10   | us   |
| t6     | WAIT# deasserted to ASTB# or<br>DSTB# deasserted | 65   |      | 135  | ns   |
| t7     | WAIT# deasserted to IOCHRDY<br>asserted          | 65   |      | 135  | ns   |
| t8     | ASTB# or DSTB# deasserted to WAIT# asserted      | 0    |      |      | ns   |
| t9     | WAIT# asserted to WRITE#<br>deasserted           | 65   |      |      | ns   |
| t10    | PD[7:0] invalid after WRITE#<br>deasserted       | 0    |      |      | ns   |









| Symbol | Parameter                                        | Min. | Тур. | Max. | Unit |
|--------|--------------------------------------------------|------|------|------|------|
| t1     | IOR# asserted to IOCHRDY asserted                | 10   |      | 70   | ns   |
| t2     | IOR# asserted to ASTB# or DSTB#<br>asserted      | 10   |      | 50   | ns   |
| t3     | ASTB# or DSTB# asserted to WAIT#<br>deasserted   |      |      | 10   | us   |
| t4     | ASTB# or DSTB# asserted to PD[7:0]<br>Hi-Z       | 0    |      |      | ns   |
| t5     | PD[7:0] to WAIT# deasserted                      | 0    |      |      | ns   |
| t6     | WAIT# deasserted to ASTB# or<br>DSTB# deasserted | 65   |      | 135  | ns   |
| t7     | WAIT# deasserted to IOCHRDY<br>deasserted        | 65   |      | 135  | ns   |
| t8     | ASTB# or DSTB# deasserted to<br>WAIT# deasserted | 0    |      |      | ns   |
| t9     | PD[7:0] invalid after ASTB# or DSTB# deasserted  | 20   |      |      | ns   |
| t10    | D[7:0] invalid after IOR# deasserted             | 0    |      | 25   | ns   |

### Table 9-17. EPP Address or DATA READ Cycle



#### 9.8 ECP Parallel Port Forward Timing Diagram



#### Table 9-18. ECP Parallel Port Forward Timing

| Symbol | Parameter                                       | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|------|
| t1     | PD[7:0] & nAutoFd valid to nStrobe<br>asserted  | 50   |      |      | ns   |
| t2     | nStrobe asserted to busy asserted               | 200  |      |      | ns   |
| t3     | Busy asserted to nStrobe deasserted             | 115  |      |      | ns   |
| t4     | nStrobe deasserted to busy deasserted           | 230  |      |      | ns   |
| t5     | Busy deasserted to PD[7:0] & nAutoFd<br>changed | 500  |      |      |      |
| t6     | Busy deasserted to nStrobe asserted             | 440  |      |      | ns   |

#### 9.9 ECP Parallel Port Backward Timing Diagram



#### Table 9-19. ECP Parallel Port Backward Timing

| Symbol | Parameter                                    | Min. | Тур. | Max. | Unit |
|--------|----------------------------------------------|------|------|------|------|
| t1     | PD[7:0] & busy valid to nAck asserted        | 40   |      |      | ns   |
| t2     | nAck asserted to nAutoFd asserted            | 180  |      |      | ns   |
| t3     | nAutoFd asserted to nAck deasserted          | 180  |      |      | ns   |
| t4     | nAck deasserted to nAutoFd<br>deasserted     | 160  |      |      | ns   |
| t5     | nAutoFd deasserted to PD[7:0] & busy changed | 500  |      |      | ns   |
| t6     | nAutoFd deasserted to nAck asserted          | 565  |      |      | ns   |



## **10. Package Information**



| Symbol         | Dimension in inches | Dimension in mm                 |
|----------------|---------------------|---------------------------------|
| А              | 0.130 Max.          | 3.30 Max.                       |
| A1             | 0.004 Min.          | 0.10 Min.                       |
| A2             | $0.112\pm0.005$     | $\textbf{2.85}\pm\textbf{0.13}$ |
| b              | 0.012 +0.004        | 0.31 +0.10                      |
|                | -0.002              | -0.05                           |
| с              | 0.006 +0.004        | 0.15 +0.10                      |
|                | -0.002              | -0.05                           |
| D              | $0.551\pm0.005$     | $14.00\pm0.13$                  |
| Е              | $0.787\pm0.005$     | $20.00\pm0.13$                  |
| е              | $0.026\pm0.006$     | $0.65\pm0.15$                   |
| F              | 0.742 NOM.          | 18.85 NOM.                      |
| GD             | 0.693 NOM.          | 17.60 NOM.                      |
| Ge             | 0.929 NOM.          | 23.60 NOM.                      |
| HD             | $0.740\pm0.012$     | $18.80\pm0.31$                  |
| He             | $0.976\pm0.012$     | $24.79 \pm 0.31$                |
| L              | $0.047\pm0.008$     | $1.19\pm0.20$                   |
| L <sub>1</sub> | $0.095\pm0.008$     | $2.41\pm0.20$                   |
| у              | 0.006 Max.          | 0.15 Max.                       |
| θ              | 0° ~ 12°            | 0° ~ 12°                        |

#### Notes:

- 1. Dimensions D&E do not include resin fins.
- 2. Dimensions  $G_D \& G_E$  are for PC Board surface mount pad pitch design reference only.



## **11.Ordering Information**

| Part No. | Supports   | Package  |
|----------|------------|----------|
| IT8680F  | SIR        | 100L QFP |
| IT8680RF | MIR or FIR | 100L QFP |


# **Revision History**

Note: Words in **bold** lettering in the revisions below indicate the changes.

| Document Release    | Date   | Revision                                                                                                                                            | Page No. |
|---------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Release Version 0.6 | 3/6/98 | On page 5, change the parameter name of O18     Type Buffer on Table 6-1. DC Electrical     Characteristics to <b>O12 Type Buffer</b> .             | 5        |
|                     |        | <ul> <li>On page 5, change the Min. of V<sub>IH</sub> of ISH Type<br/>Buffer from 1.0 to <b>3.0</b>.</li> </ul>                                     | 5        |
|                     |        | <ul> <li>On page 5, change the Max. of V<sub>IL</sub> of IS Type<br/>Buffer from 0.6 to 0.7.</li> </ul>                                             | 5        |
|                     |        | <ul> <li>On page 5, change the Max. of V<sub>IL</sub> of ISH Type<br/>Buffer from -1 to 0.9.</li> </ul>                                             | 5        |
|                     |        | <ul> <li>On page 5, change the Conditions of V<sub>OL</sub> under<br/>O12 Type Buffer from I<sub>OL</sub>=18mA to "I<sub>OL</sub>=12mA."</li> </ul> | 5        |
|                     |        | <ul> <li>On page 5, change the Conditions of V<sub>OH</sub> under<br/>O12 Type Buffer from I<sub>OH</sub>=-6mA to "I<sub>OH</sub>=-4mA."</li> </ul> | 5        |
|                     |        |                                                                                                                                                     |          |
|                     |        |                                                                                                                                                     |          |
|                     |        |                                                                                                                                                     |          |
|                     |        |                                                                                                                                                     |          |
|                     |        |                                                                                                                                                     |          |
|                     |        |                                                                                                                                                     |          |



# Contents

# Page

| 1. | Features                      | 1  |
|----|-------------------------------|----|
| 2. | General Description           | 1  |
| 3. | Pin Configuration             | .1 |
| 4. | Block Diagram                 | .2 |
| 5. | IT8687R Pin Description       | .3 |
| 6. | DC Electrical Characteristics | .5 |
| 7. | AC Characteristics            | 6  |
| 8. | Package Information           | 8  |
| 9. | Ordering Information          | 9  |

# Tables

|      |                                                             | Page |
|------|-------------------------------------------------------------|------|
| 5-1. | IT8687R Signal Names (by pin numbers in alphabetical order) | 2    |
| 6-1. | DC Electrical Characteristics                               | 5    |
| 7-1. | AC Characteristics                                          | 6    |



Preliminary V0.6

Specifications subject to Change without Notice

## 1. Features

- Contains six (6) line drivers (1488)and ten (10) line receivers(1489)
- Supports two (2) RS-232 serial ports
- Very low power consumption (150mW)
- Supports one (1) crystal oscillator clock generator

# 2. General Description

IT8687R integrates six (6) line drivers, ten (10) line receivers, one ISA signal encoder, one (1) UART signal-mixing control logic, and one 24/48 MHz clock generator. The ISA signals; (1) SA12, SA13, SA14, SA15, DACK0#, DACK1#, DACK2#, DACK3#, AEN, RESET are encoded into three (3) signals -- RAD0, RAD1, RAD2. 16 UART interface signals are

# 3. Pin Configuration

 Four power supply inputs:0V,5V,-12V,+12V

IT8687R

I/O Buffer Chip

ITPA-PN-98012 Joseph. Mar. 06

- High voltage CMOS process
- 48-pin SSOP package

encoded into UIF0, UIF1, UIF2, UIF3, UIF4 to minimize the pin count and the package cost. This low power consumption chip is designed to serve as an interface between data terminal equipment and data communication equipment in conformance with the EIA standard RS-232 specifications.





# 4. Block Diagram



IT8687R



5. IT8687R Pin Description Table 5-1. Signal Names (by pin numbers in alphabetical order)

| Pin No. | Symbol         | I/O   | Description                                                                   |
|---------|----------------|-------|-------------------------------------------------------------------------------|
| 1       | UIF4/LTX1      | IS    | Serial ports 1,2 signals sample clock input. The second function is Serial    |
|         |                |       | Port 1 TX line driver input.                                                  |
| 2       | UIF3/LRTS1     | IS    | Serial ports 1,2 transfer cycle indicator. The second function is Serial Port |
|         |                |       | 1 RTS line driver input.                                                      |
| 3       | UIF2/LRLSD1    | O18   | Serial port 2 signals RLSD2, RX2, DSR2, CTS2, RI2 mixing-signal output        |
|         |                |       | pin. The second function is Serial Port 1 RLSD line receiver output.          |
| 4       | UIF1/LRX1      | O18   | Serial port 1 signals RLSD1, RX1, DSR1, CTS1, RI1 mixing-signal output        |
|         |                |       | pin. The second function is Serial Port 1 RX line receiver output.            |
| 5       | UIF0/LDTR1     | IS    | Serial ports 1,2 signals TX1, TX2, RTS1, RTS2, DTR1, DTR2 mixing-signal       |
|         |                |       | input pin. The second function is Serial Port 1 DTR line driver input.        |
| 7       | CLKOUT         | O8    | Output clock generated by the crystal oscillator                              |
| 8       | X2             | 0     | Crystal oscillator output                                                     |
| 9       | X1             | I     | Crystal oscillator input                                                      |
| 10      | RAD2/LDSR1     | O18   | ISA signal encoding output pin 2. The second function is Serial Port 1        |
|         |                |       | DSR line receiver output.                                                     |
| 11      | RAD1/LCTS1     | O18   | ISA signal encoding output pin 1. The second function is Serial Port 1        |
|         |                |       | CTS line receiver output.                                                     |
| 12      | RAD0/LRI1      | O18   | ISA signal encoding output pin 0. The second function is Serial Port 1 RI     |
|         |                |       | line receiver output.                                                         |
| 14      | DACK3#/ LRLSD2 | I/O18 | ISA DMA Acknowledge 3, active low. The second function is Serial Port 2       |
|         |                |       | RLSD line receiver output.                                                    |
| 15      | DACK2#/ LRX2   | I/O18 | ISA DMA Acknowledge 2, active low. The second function is Serial Port 2       |
|         |                |       | RX line receiver output.                                                      |
| 16      | DACK1#         | IS    | ISA DMA Acknowledge 1, active low                                             |
| 17      | DACK0#/ LTX2   | IS    | ISA DMA Acknowledge 0, active low. The second function is Serial Port 2       |
|         |                |       | TX line driver input.                                                         |
| 18      | AEN/LDSR2      | I/O18 | Address Enable, active high indicates system is in DMA transfer mode.         |
|         |                |       | The second function is Serial Port 2 DSR line receiver output.                |
| 20      | SA15/LCTS2     | I/O18 | ISA I/O Address 15. The second function is Serial Port 2 CTS line receiver    |
|         |                |       | output.                                                                       |
| 21      | SA14/LRI2      | I/O18 | ISA I/O Address 14. The second function is Serial Port 2 RI line receiver     |
|         |                |       | output.                                                                       |



# IT8687R

# Table 5-1. Signal Names (by pin numbers in alphabetical order) [cont'd]

| Pin No.     | Symbol     | I/O  | Description                                                                                        |
|-------------|------------|------|----------------------------------------------------------------------------------------------------|
| 22          | SA13/LRTS2 | IS   | ISA I/O Address 13. The second function is Serial Port 2 RTS line driver input.                    |
| 23          | SA12/LDTR2 | IS   | ISA I/O Address 12. The second function is Serial Port 2 DTR line driver input.                    |
| 24          | RESET      | IS   | System reset, active high                                                                          |
| 27          | DTR2       | O16H | Serial port 2 DTR line driver output                                                               |
| 28          | RTS2       | O16H | Serial port 2 RTS line driver output                                                               |
| 29          | TX2        | O16H | Serial port 2 TX line driver output                                                                |
| 32          | RI2        | ISH  | Serial port 2 RI line receiver input                                                               |
| 33          | CTS2       | ISH  | Serial port 2 CTS line receiver input                                                              |
| 34          | DSR2       | ISH  | Serial port 2 DSR line receiver input                                                              |
| 35          | RX2        | ISH  | Serial port 2 RX line receiver input                                                               |
| 36          | RLSD2      | ISH  | Serial port 2 RLSD line receiver input                                                             |
| 37          | RI1        | ISH  | Serial port 1 RI line receiver input                                                               |
| 38          | CTS1       | ISH  | Serial port 1 CTS line receiver input                                                              |
| 39          | DSR1       | ISH  | Serial port 1 DSR line receiver input                                                              |
| 40          | RX1        | ISH  | Serial port 1 RX line receiver input                                                               |
| 41          | RLSD1      | ISH  | Serial port 1 RLSD line receiver input                                                             |
| 44          | DTR1       | O16H | Serial port 1 DTR line driver output                                                               |
| 45          | RTS1       | O16H | Serial port 1 RTS line driver output                                                               |
| 46          | TX1        | O16H | Serial port 1 TX line driver output                                                                |
| 48          | MODE       | IS   | Primary function is selected when this pin is low; secondary function is selected when it is high. |
| 25,31<br>42 | NC         |      | No Connection                                                                                      |
| 6,19        | GND        |      | Ground                                                                                             |
| 13          | VCC        |      | +5V power                                                                                          |
| 30,43       | VSS        |      | -12V power                                                                                         |
| 26,47       | VDD        |      | +12V power                                                                                         |



## 6. DC Electrical Characteristics

### Absolute Maximum Ratings

#### \*Comments

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

|  | Table | 6-1. DC | Electrical | <b>Characteristics</b> |
|--|-------|---------|------------|------------------------|
|--|-------|---------|------------|------------------------|

| Symbol          | Parameter                | Min.    | Тур. | Max. | Unit | Conditions              |
|-----------------|--------------------------|---------|------|------|------|-------------------------|
| IS Type         | IS Type Buffer (VCC=5V)  |         |      |      |      |                         |
| ١ <sub>١L</sub> | Input Low Leakage        |         |      | 10   | μA   | $V_{IN} = 0$            |
| IIН             | Input High Leakage       |         |      | -10  | μA   | $V_{IN} = VCC$          |
| VIL             | Input Low Voltage        |         |      | 0.7  | V    |                         |
| VIH             | Input High Voltage       | 3.0     |      |      | V    |                         |
| І Туре В        | Suffer (VCC=5V)          |         |      |      |      |                         |
| ١ <sub>١L</sub> | Input Low Leakage        |         |      | 10   | μA   | $V_{IN} = 0$            |
| Іін             | Input High Leakage       |         |      | -10  | μA   | V <sub>IN</sub> = VCC   |
| О8 Туре         | O8 Type Buffer (VCC=5V)  |         |      |      |      |                         |
| V <sub>OL</sub> | Output Low Voltage       |         |      | 0.4  | V    | $I_{OL} = 8mA$          |
| V <sub>OH</sub> | Output High Voltage      | 2.4     |      |      | V    | I <sub>OH</sub> = -4mA  |
| 012 Тур         | e Buffer (VCC=5V)        |         |      |      |      |                         |
| V <sub>OL</sub> | Output Low Voltage       |         |      | 0.4  | V    | I <sub>OL</sub> = 12 mA |
| V <sub>OH</sub> | Output High Voltage      | 2.4     |      |      | V    | I <sub>ОН</sub> = -4 mA |
| ISH Typ         | e Buffer (VDD=+12V, VSS= | =-12V)  |      |      |      |                         |
| IIL             | Input Low Leakage        |         | 10   |      | μA   | V <sub>IN</sub> = -12 V |
| I <sub>IH</sub> | Input High Leakage       |         |      | -10  | μA   | V <sub>IN</sub> = +12 V |
| VIL             | Input Low Voltage        |         |      | 0.9  | V    |                         |
| VIH             | Input High Voltage       | 3.0     |      |      | V    |                         |
| O16H Ty         | /pe Buffer (VDD=+12V, VS | S=-12V) |      |      |      |                         |
| Vol             | Output Low Voltage       |         |      | -8   | V    | $I_{OL} = 8 \text{ mA}$ |
| V <sub>OH</sub> | Output High Voltage      | 8       |      |      | V    | I <sub>ОН</sub> = -4 mA |



# IT8687R

## 7. AC Characteristics

Table 7-1. AC Characteristics

| Symbol | Parameter                                               | Min. | Тур. | Max. | Unit |
|--------|---------------------------------------------------------|------|------|------|------|
| t1     | X1 $\uparrow$ to X2 $\downarrow$                        |      | 20   | 30   | ns   |
| t2     | X1 $\downarrow$ to X2 $\uparrow$                        |      | 25   | 40   | ns   |
| t3     | RESET/DACK0-3#/AEN/SA15-12                              |      | 50   | 70   | ns   |
|        | change state to RAD0-2 ↑                                |      |      |      |      |
| t4     | RESET/DACK0-3#/AEN/SA15-12                              |      | 40   | 60   | ns   |
|        | change state to RAD0-2 $\downarrow$                     |      |      |      |      |
| t5     | UIF4 $\downarrow$ to DTR1/2, RTS1/2, TX1/2 $\uparrow$   |      | 100  | 120  | ns   |
| t6     | UIF4 $\downarrow$ to DTR1/2, RTS1/2, TX1/2 $\downarrow$ |      | 95   | 110  | ns   |
| t7     | UIF4 ↑ to UIF1,UIF2 ↑                                   |      | 60   | 80   | ns   |
| t8     | UIF4 $\uparrow$ to UIF1,UIF2 $\downarrow$               |      | 50   | 80   | ns   |











IT8687R

8. Package Information SSOP 48L Outline Dimensions



| Symbol | Dimension in inches     | Dimension in mm                   |
|--------|-------------------------|-----------------------------------|
| А      | 0.110 Max.              | 2.79 Max.                         |
| A1     | 0.004 Min.              | 0.10 Min.                         |
| A2     | $0.090\pm0.005$         | $2.29\pm0.12$                     |
| b      | 0.010 +0.003            | 0.25 +0.08                        |
|        | -0.002                  | -0.05                             |
| С      | 0.008 +0.002            | 0.20 +0.05                        |
|        | -0.002                  | -0.05                             |
| D      | 0.625 Typ. (0.637 Max.) | 15 Typ. (16.18 Max.)              |
| E      | $0.295\pm0.005$         | $\textbf{7.49} \pm \textbf{0.13}$ |
| е      | $0.025\pm0.006$         | $0.64\pm0.15$                     |
| e1     | 0.370 NOM.              | 9.40 NOM.                         |
| HE     | $0.408\pm0.012$         | $10.36\pm0.31$                    |
| L      | $0.030\pm0.010$         | $0.76\pm0.26$                     |
| Le     | $0.057\pm0.008$         | $1.45\pm0.20$                     |
| S      | 0.035 Max.              | 0.89 Max.                         |
| у      | 0.004 Max.              | 0.10 Max.                         |
| θ      | 0° ~ 10°                | 0° ~ 10°                          |

### Notes:

- 1. The maximum value of dimension D includes end flash.
- 2. Dimension E does not include resin fins.
- 3. Dimension e1 is for PC Board surface mount pad pitch design reference only.
- 4. Dimension S includes end flash.



INTEGRATED TECHNOLOGY EXPRESS, INC.

# 9. Ordering Information

| Part No. | Package  |
|----------|----------|
| IT8687R  | SSOP 48L |