

## Intel® 82443ZX-M Design Guidelines

**Application Note AP-669** 

May 1999

Order Number: 292227-001



Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel® 82443ZX-M may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

 $l^2C$  is a 2-wire communications bus/protocol developed by Philips. SMBus is a subset of the  $l^2C$  bus/protocol and was developed by Intel. Implementations of the  $l^2C$  bus/protocol may require licenses from various entities, including Philips Electronics N.V. and North American Philips Corporation.

Alert on LAN is a result of the Intel-IBM Advanced Manageability Alliance and a trademark of IBM

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation www.intel.com or call 1-800-548-4725

\*Third-party brands and names are the property of their respective owners.

Copyright © Intel Corporation 1999





| 1. | Overview                           | . 5 |
|----|------------------------------------|-----|
| 2. | Intel® 82443ZX-M Design Guidelines | . 6 |
| 3. | Intel® 82443ZX-M Register Changes  | . 8 |
| 4. | Additional Information             | . 9 |



### **Revision History**

| Rev. | Draft/Changes   | Date     |
|------|-----------------|----------|
| 1.0  | Initial Release | May 1999 |

### **Reference Documents And Information Sources**

| Document Name or Information Source                 | Available From |
|-----------------------------------------------------|----------------|
| Intel® 82443BX Data Sheet                           | www.intel.com  |
| INTEL® 82440BX AGPset Design Guide                  | www.intel.com  |
| 82443BX Application Notes and Specification Updates | www.intel.com  |

### Component Marking 82443ZX-M Host Bridge/Controller

| Stepping | S-Spec | Top Marking | Freq. | Notes      |
|----------|--------|-------------|-------|------------|
| A-0      | SL3M5  | FW8Z66M3BA  | 66MHz | Production |



## 1. Overview

This information is being provided to Intel customers in order for them to begin developing a design with the Intel® 82443ZX-M. The 82443ZX-M is the basic mobile platform solution for the mobile Celeron<sup>TM</sup> processor.

The 82443ZX-M is a full featured 82443BX with the following exceptions:

- Maximum of 2 SO-DIMM sockets (256MB memory)
- No ECC
- Single processor support only (no support for IOAPIC)
- No Registered SO-DIMM support
- 66MHz-only host/DRAM bus frequency



## 2. Intel® 82443ZX-M Design Guidelines

The following design guidelines are provided in conjunction with the 82440BX Design Guides.

To support the 82443ZX-M, pin function has been changed as follows:

| Ball<br>Number | Previous Name | Previous Type<br>of Pin | New Name | Relationship to<br>Reduced<br>Feature |
|----------------|---------------|-------------------------|----------|---------------------------------------|
| AF24           | CKE5/CSB7#    | 0                       | NC       | 1.0                                   |
| AC23           | CKE4/CSB6#    | 0                       | NC       | 1.0                                   |
| AD23           | CKE3/CSA7#    | 0                       | CKE3     | 1.0                                   |
| AE24           | CKE2/CSA6#    | 0                       | CKE2     | 1.0                                   |
| AE16           | CSA5#         | 0                       | NC       | 1.0                                   |
| AD15           | CSA4#         | 0                       | NC       | 1.0                                   |
| AE25           | CSB0#         | 0                       | NC       | 1.0                                   |
| AD24           | CSB1#         | 0                       | NC       | 1.0                                   |
| AD26           | CSB2#         | 0                       | NC       | 1.0                                   |
| AC24           | CSB3#         | 0                       | NC       | 1.0                                   |
| AC26           | CSB4#         | 0                       | NC       | 1.0                                   |
| AB23           | CSB5#         | 0                       | NC       | 1.0                                   |
| AC12           | WEB#          | 0                       | NC       | 1.0                                   |
| AF17           | MAA0          | 0                       | NC       | 1.0                                   |
| AB16           | MAA1          | 0                       | NC       | 1.0                                   |
| AE17           | MAA2          | 0                       | NC       | 1.0                                   |
| AC17           | MAA3          | 0                       | NC       | 1.0                                   |
| AF18           | MAA4          | 0                       | NC       | 1.0                                   |
| AE19           | MAA5          | 0                       | NC       | 1.0                                   |
| AF19           | MAA6          | 0                       | NC       | 1.0                                   |
| AC18           | MAA7          | 0                       | NC       | 1.0                                   |
| AC19           | MAA8          | 0                       | NC       | 1.0                                   |
| AE20           | MAA9          | 0                       | NC       | 1.0                                   |
| AD20           | MAA10         | 0                       | NC       | 1.0                                   |
| AF21           | MAA11         | 0                       | NC       | 1.0                                   |
| AC21           | MAA12         | 0                       | NC       | 1.0                                   |
| AF25           | MAA13         | 0                       | NC       | 1.0                                   |
| AE13           | DQMB1         | 0                       | NC       | 1.0                                   |
| AD14           | DQMB5         | 0                       | NC       | 1.0                                   |
| AE11           | MECC0         | I/O                     | NC       | 2.0                                   |



| Ball<br>Number | Previous Name | Previous Type<br>of Pin | New Name | Relationship to<br>Reduced<br>Feature |
|----------------|---------------|-------------------------|----------|---------------------------------------|
| AA10           | MECC1         | I/O                     | NC       | 2.0                                   |
| AA23           | MECC2         | I/O                     | NC       | 2.0                                   |
| AA26           | MECC3         | I/O                     | NC       | 2.0                                   |
| AF11           | MECC4         | I/O                     | NC       | 2.0                                   |
| AD12           | MECC5         | I/O                     | NC       | 2.0                                   |
| AA25           | MECC6         | I/O                     | NC       | 2.0                                   |
| Y22            | MECC7         | I/O                     | NC       | 2.0                                   |

Note: All pins labeled NC are "No Connects" and should not be connected on the motherboard

*Note:* Relationship to Reduced Feature 1.0; Maximum of 2 SO-DIMM sockets (256MB memory)

*Note:* Relationship to Reduced Feature 2.0; No ECC



# 3. Intel® 82443ZX-M Register Changes

Register changes required to implement the 82443ZX-M device functionality are shown below. These specific register/bit combinations should be set as indicated below to support the 82443ZX-M. Refer to the Intel® 82440ZX AGPset: 82443ZX Host Bridge/Controller Data Sheet.

| Register Name                                                                | Address Offset | Change To                                                                                                                                        |  |
|------------------------------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NBXCFG - NBX Configuration Register (Device                                  | 0) 50-51h      | Bit 31:24 - Note 1 Bit 17 - Note 2 Bit 15 - Note 3 Bit 8:7 - Note 4 Bit 6 - Not Applicable                                                       |  |
| DRAMC - DRAM Control Register (Device 0)                                     | 57h            | Bit 4 - Not Applicable                                                                                                                           |  |
| DRB[0:7] - DRAM Row Boundary Registers<br>(Device 0) 60h (DRB0) - 67h (DRB7) | 64h-67h        | Each should be programmed by the BIOS to the value established for address 63h, the DRB[3] value.                                                |  |
| MBSC - Memory Buffer Strength Control Register (Device 0)                    | r 69-6Eh       | Bit 31:28 - Not Applicable<br>Bit 27:26 - Not Applicable<br>Bit 23:22 - Not Applicable<br>Bit 19:18 - Not Applicable<br>Bit 9:6 - Not Applicable |  |
| RPS - SDRAM Row Page Size Register (Device 0                                 | 74h-75h        | Bit 15:8 - Not Applicable                                                                                                                        |  |
| SDRAMC - SDRAM Control Register (Device 0)                                   | 76h            | Bit 4 - Not Applicable                                                                                                                           |  |
| ERRCMD - Error Command Register (Device 0)                                   | 90h            | Bit 1 - Note 2<br>Bit 0 - Note 2                                                                                                                 |  |
| ERRSTS - Error Status Register (Device 0)                                    | 91h            | Bit 7:0 - Not Applicable                                                                                                                         |  |
| MBFS - Memory Buffer Frequency Select Regis                                  | ter CA-CCh     | Bit 18:16 - Not Applicable<br>Bit 14 - Not Applicable<br>Bit 12:11 - Not Applicable<br>Bit 4:3 - Not Applicable                                  |  |

- Note 1: These bits should all be set to "0" because the 82443ZX-M does not support ECC.
- **Note 2**: This bit should be set to "0" because the 82443ZX-M does not support ECC.
- **Note 3**: This bit should be set to "1" for single processor use. The 82443ZX-M does not support the I/O APIC or dual processors.
- Note 4: These bits should be set to "00" because the 82443ZX-M does not support ECC.



## 4. Additional Information

- 1. All 82443BX Mobile Applications Notes, Design Guide Updates, and Specification Updates apply to the 82443ZX-M device. These documents are available http://www.intel.com.
- 2. Due to the design changes required to create the 82443ZX-M, complete NAND tree testing of this device is not possible.
- 3. New motherboard designs using the 82443ZX-M should have the MECCx pins disconnected at the SO-DIMM socket. If the "no-connect" associated with the MECCx pins is done at the 82443ZX-M socket, it is possible (when using 72-pin (ECC capable) memory modules) for the unterminated DQ pins carrying the ECC data to add noise to adjacent traces on the motherboard. Another option to prevent noise coupling from unused ECC pins is to limit SO-DIMM use to 64-pin (non-ECC) memory modules on motherboards using the 82443ZX-M.
- 4. The 82443ZX-M is available as a 66MHz-only host/DRAM bus device. The 82443ZX-M 66MHz-only device is S-Spec SL3M5 and QDF number Q823.
- 5. No board-level ICT test technique can be used to determine which device (82443BX or 82443ZX-M) is in the board.

### Intel around the world

#### **United States and Canada**

**Intel Corporation** Robert Noyce Building 2200 Mission College Boulevard P.O. Box 58119 Santa Clara, CA 95052-8119 USA

Phone: (800) 628-8686

#### **Europe**

Intel Corporation (U.K.) Ltd. Pipers Way Swindon Wiltshire SN3 1RJ UK

Phone:

England (44) 1793 403 000 Germany (49) 89 99143 0 (33) 1 4571 7171 France Italy (39) 2 575 441 Israel (972) 2 589 7111 Netherlands (31) 10 286 6111 Sweden (46) 8 705 5600

#### Asia Pacific

Intel Semiconductor Ltd. 32/F Two Pacific Place 88 Queensway, Central Hong Kong, SAR

Phone: (852) 2844 4555

### Japan

Intel Kabushiki Kaisha P.O. Box 115 Tsukuba-gakuen 5-6 Tokodai, Tsukuba-shi Ibaraki-ken 305

Japan

Phone: (81) 298 47 8522

### **South America**

Intel Semicondutores do Brazil Rua Florida 1703-2 and CJ22 CEP 04565-001 Sao Paulo-SP Brazil

Phone: (55) 11 5505 2296

### **For More Information**

To learn more about Intel Corporation, visit our site on the World Wide Web at www.intel.com

