

# Intel<sup>®</sup> E7501 Chipset for Embedded Computing

#### **Product Overview**

The Intel® E7501 chipset represents the next step in high-performance chipset technology, supporting single-and dual-processor platforms optimized for the Intel® Xeon™ processor and Low Voltage Intel® Xeon™ processor. It also supports uni-processor platforms optimized for the Intel® Pentium® M processor. The design delivers maximized system bus, memory, and I/O bandwidth to enhance performance, scalability, and end-user productivity while providing a smooth transition to next-generation technologies.



# Features that Maximize Performance of an Intel® E7501 Chipset-based Platform

- Dual Intel Xeon processors and a 400/533 MHz system bus provide up to 4.3 GB/s of available bandwidth
- Intel Pentium M processors and a 400 MHz system bus provide up to 3.2 GB/s of available bandwidth
- Single or dual DDR266 memory channels provide up to 4.3 GB/s of memory bandwidth
- Three hub interface 2.0 connections provide multiple high-bandwidth I/O configuration options, yielding up to 3.2 GB/s of I/O bandwidth

# Intel in Communications

## Features Benefits

| Supports one or two Intel® Xeon™ processors or Low Voltage Intel® Xeon™ processors                   | ■ Intel® NetBurst™ microarchitecture and the Hyper-Threading Technology of<br>the Intel Xeon processor combine to deliver world-class performance.                                                                                                                                                 |
|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supports one Intel® Pentium® M processor                                                             | New microarchitecture supports low power and high performance.                                                                                                                                                                                                                                     |
| 400/533 MHz system bus capability                                                                    | ■ Up to 4.3 GB/s system bus bandwidth for increased memory and I/O throughput.                                                                                                                                                                                                                     |
| Intel hub architecture 2.0 connection to the Memory Controller Hub (MCH)                             | Point-to-point connection between the MCH and up to three P64H2 hub<br>devices provides up to 3.2 GB/s of bandwidth. Error Correction Code (ECC)<br>protection, coupled with high data transfer rates, supports I/O segments with<br>greater reliability and faster access to high-speed networks. |
| PCI/PCI-X 64-bit controller hub                                                                      | <ul> <li>Next-generation PCI/PCI-X performance and significantly enhanced platform<br/>flexibility. Two independent 64-bit, 133 MHz PCI-X segments and two hot-plug<br/>controllers (one per segment) for each P64H2 hub allow up to six PCI-X<br/>buses per system.</li> </ul>                    |
| Single/dual-channel DDR266 memory interface                                                          | • Maximum memory bandwidth of 4.3 GB/s through a 144-bit wide, 266 MHz<br>Double Data Rate SDRAM memory interface with densities up to 512 megabits.                                                                                                                                               |
| Advanced Platform Reliability, Availability,<br>Serviceability, Useability and Management<br>(RASUM) | <ul> <li>Memory ECC with Intel x4 Single Device Data Correction*, hardware memory<br/>scrubbing, MCH SMBus target interface, hub interface ECC, and the availability<br/>of enhanced error status information deliver increased platform reliability.</li> </ul>                                   |

\*In a x4 DDR memory device, the Intel x4 Single Device Data Correction (x4 SDDC), provides error detection and correction for 1,2,3, or 4 data bits within that single device and provides error detection, up to 8 data bits, within two devices in a dual-channel configuration. Single-channel provides error detection and correction for one data bit and provides error detection, up to two bits, within two devices.



## Benefits of Advanced Technology and I/O Flexibility

The Intel E7501 chipset features modular design. It offers platform implementation flexibility to meet the expanding needs of uni- and dual-processor embedded computing applications, utilizing three core components:

- The Intel E7501 MCH is the central hub for all data passing through core system elements. This Includes the Intel Xeon processors, via the system bus interface, the memory, via memory interface, and both the PCI/PCI-X 64-bit and I/O controller hubs, via Intel hub interfaces. The Intel E7501 chipset delivers compelling performance up to 4.3 GB/s of bandwidth across the 400/533 MHz system bus and up to 4.3 GB/s of bandwidth across two high-performance DDR memory channels, or up to 2.2 GB/s bandwidth across one DDR memory channel. The MCH also allows several high-bandwidth I/O configuration options for up to 3.2 GB/s of I/O bandwidth. Together, these features deliver high-throughput system performance.
- The Intel® 82870P2 PCI/PCI-X 64-bit Hub 2 (P64H2) connects to the MCH through a point-to-point hub interface 2.0 connection. Up to three P64H2 devices can be attached to the MCH, each designed to provide an I/O bandwidth over 1.066 GB/s, for up to 3.2 GB/s of I/O bandwidth. Each P64H2 hub contains two independent 64-bit PCI-X interfaces and two PCI hot plug controllers, one per PCI-X interface. Each 64-bit PCI-X segment supports multiple PCI-X slots for high-bandwidth connectivity of next-generation components such as Intel® Gigabit Ethernet adapters and Intel® I/O processors.
- The Intel® 82801CA I/O Controller Hub 3 (ICH3-S) connects to the MCH through a point-to-point hub interface 1.5 connection. The ICH3-S provides legacy I/O interfaces through integrated features including a two-channel Ultra ATA/100 bus master IDE controller and three USB controllers for up to six USB 1.0 ports. The ICH3-S also offers an integrated System Manageability Bus 2.0 (SMBus 2.0) controller, an integrated LAN controller, and interfaces designed to meet AC'97 2.2 and PCI 2.2 standards.

Products Package

| The Intel® E7501 Memory Controller Hub (MCH)      | 1005 Flip Chip-Ball Grid Array (FC-BGA) |
|---------------------------------------------------|-----------------------------------------|
| The Intel® 82801CA I/O Controller Hub 3 (ICH3-S)  | 421 Ball Grid Array (BGA)               |
| The Intel® 82870P2 PCI/PCI-X 64-bit Hub 2 (P64H2) | 567 Flip Chip-Ball Grid Array (FC-BGA)  |

### **Intel Access**

Developer's Site:

developer.intel.com

developer.intel.com/design/intarch

developer.intel.com/design/intarch

appzone.intel.com/literature/index.asp
(800) 548-4725 7 a.m. to 7 p.m. CST (U.S. and Canada)

International locations please contact your local sales office.

General Information Hotline:

(800) 628-8686 or (916) 356-3104 5 a.m. to 5 p.m. PST

### For more information, visit the Intel Web site at: developer.intel.com

UNITED STATES AND CANADA Intel Corporation Robert Noyce Bldg. 2200 Mission College Blvd. P.O. Box 58119 Santa Clara, CA 95052-8119 USA EUROPE Intel Corporation (UK) Ltd. Pipers Way Swindon Wiltshire SN3 1RJ ASIA-PACIFIC Intel Semiconductor Ltd. 32/F Two Pacific Place 88 Queensway, Central Hong Kong, SAR

JAPAN Intel Kabushiki Kaisha P.O. Box 115 Tsukuba-gakuen 5-6 Tokodai, Tsukuba-shi Ibaraki-ken 305 Japan SOUTH AMERICA Intel Semicondutores do Brazil Rue Florida, 1703-2 and CJ22 CEP 04565-001 Sao Paulo-SP Brazil

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice.



Copyright © 2003, Intel Corporation. All rights reserved.

Intel, Xeon, Pentium and NetBurst are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.